

AM18X5 Real-Time Clock with Power Management Family

## **Features**

- Ultra-low supply current (all at 3V):
	- 14 nA with RC oscillator
	- 22 nA with RC oscillator and Autocalibration
	- 55 nA with crystal oscillator
- Baseline timekeeping features:
	- 32.768 kHz crystal oscillator with integrated load capacitor/resistor
	- Counters for hundredths, seconds, minutes, hours, date, month, year, century, and weekday
	- Alarm capability on all counters
	- Programmable output clock generation (32.768 kHz to 1 year)
	- Countdown timer with repeat function
- Automatic leap year calculation
- Advanced timekeeping features:
	- Integrated power optimized RC oscillator
	- Advanced crystal calibration to  $\pm 2$  ppm
	- Advanced RC calibration to  $\pm$  16 ppm
	- Automatic calibration of RC oscillator to crystal oscillator
	- Watchdog timer with hardware reset
	- 256 bytes of general purpose RAM
- Power management features:
	- Integrated ~1Ω power switch for off-chip components such as a host MCU
	- System sleep manager for managing host processor wake/sleep states
	- External reset signal monitor
	- Reset output generator
	- Supercapacitor trickle charger with programmable charging current
	- Automatic switchover to VBAT
	- External interrupt monitor
	- Programmable low battery detection threshold
	- Programmable analog voltage comparator
- $\cdot$  1<sup>2</sup>C (up to 400 kHz) and 3-wire or 4-wire SPI (up to 2 MHz) serial interfaces available
- Operating voltage 1.5-3.6 V
- Clock and RAM retention voltage 1.5-3.6 V
- Operating temperature –40 to 85 °C
- All inputs include Schmitt Triggers
- 3x3 mm QFN-16 package
- Also available in wafer form



## **Applications**

- Smart cards
- Wireless sensors and tags
- Medical electronics
- **Utility meters**
- Data loggers
- Appliances
- **Handsets**
- Consumer electronics
- Communications equipment

## **Description**

The Ambiq Micro AM18X5 Real-Time Clock with Power Management family provides a groundbreaking combination of ultra-low power coupled with a highly sophisticated feature set. With power requirements significantly lower than any other industry RTC (as low as 14 nA), these are the first semiconductors based on Ambiq Micro's innovative SPOT™ (Subthreshold Power Optimized Technology) CMOS platform. The AM18X5 includes on-chip oscillators to provide minimum power consumption, full RTC functions including battery backup and programmable counters and alarms for

timer and watchdog functions, and either an  $I^2C$  or SPI serial interface for communication with a host controller. An integrated power switch and a sophisticated system sleep manager with counter, timer, alarm, and interrupt capabilities allows the AM18X5 to be used as a supervisory component in a host microcontroller based system.



## **Typical Application Circuits**



\* Total battery series impedance = 1.5k ohms, which may require an external resistor



## **AM18X5 Datasheet**



## **Contents**













## **List of Figures**



# ambio micro-

## **List of Tables**











![](_page_10_Picture_1.jpeg)

## <span id="page-10-0"></span>**1. Family Summary**

The AM18X5 family consists of several members (see [Table 1](#page-10-4)). All devices are supplied in a standard 3x3 mm QFN-16 package. Members of the software and pin compatible AM08X5 RTC family are also listed.

<span id="page-10-4"></span>![](_page_10_Picture_356.jpeg)

#### **Table 1: Family Summary**

## <span id="page-10-1"></span>**2. Package Pins**

## <span id="page-10-2"></span>**2.1 Pin Configuration and Connections**

[Figure 1](#page-10-3) and [Table 2](#page-10-5) show the QFN-16 pin configurations for the AM18X5 parts. Pins labeled NC must be left unconnected. The thermal pad, pin 17, on the QFN-16 packages must be connected to VSS.

![](_page_10_Figure_9.jpeg)

**Figure 1. Pin Configuration Diagram**

**Table 2: Pin Connections**

<span id="page-10-5"></span><span id="page-10-3"></span>

| <b>Pin Name</b> | Pin Type | <b>Function</b>     | <b>Pin Number</b> |        |
|-----------------|----------|---------------------|-------------------|--------|
|                 |          |                     | AM1805            | AM1815 |
| <b>VSS</b>      | Power    | Ground              | 9,17              | 17     |
| <b>VCC</b>      | Power    | System power supply | 13                | 13     |
| XI              | ХT       | Crystal input       | 16                | 16     |

![](_page_11_Picture_1.jpeg)

![](_page_11_Picture_186.jpeg)

#### **Table 2: Pin Connections**

## <span id="page-11-0"></span>**2.2 Pin Descriptions**

[Table 3](#page-11-1) provides a description of the pin connections.

![](_page_11_Picture_187.jpeg)

<span id="page-11-1"></span>![](_page_11_Picture_188.jpeg)

![](_page_12_Picture_0.jpeg)

#### **Table 3: Pin Descriptions**

![](_page_12_Picture_213.jpeg)

## <span id="page-12-0"></span>**3. Digital Architecture Summary**

[Figure 2](#page-13-2) illustrates the overall architecture of the pin inputs and outputs of the AM18X5.

![](_page_13_Picture_1.jpeg)

![](_page_13_Figure_2.jpeg)

![](_page_13_Figure_3.jpeg)

## <span id="page-13-2"></span><span id="page-13-0"></span>**4. Electrical Specifications**

## <span id="page-13-1"></span>**4.1 Absolute Maximum Ratings**

[Table 4](#page-13-3) lists the absolute maximum ratings.

#### **Table 4: Absolute Maximum Ratings**

<span id="page-13-3"></span>![](_page_13_Picture_187.jpeg)

![](_page_14_Picture_1.jpeg)

![](_page_14_Picture_247.jpeg)

#### **Table 4: Absolute Maximum Ratings**

## <span id="page-14-0"></span>**4.2 Power Supply Parameters**

[Figure 3](#page-14-1) and [Table 5](#page-15-1) describe the power supply and switchover parameters. See Power Control and Switching for a detailed description of the operations.

![](_page_14_Figure_6.jpeg)

**Figure 3. Power Supply Switchover**

<span id="page-14-1"></span>For [Table 5,](#page-15-1)  $T_A$  = -40 °C to 85 °C, TYP values at 25 °C.

![](_page_15_Picture_1.jpeg)

<span id="page-15-1"></span>![](_page_15_Picture_370.jpeg)

#### **Table 5: Power Supply and Switchover Parameters**

 $^{(1)}V_{CC}$  must be above  $V_{CCST}$  to exit the POR state, independent of the  $V_{BAT}$  voltage.

 $(2)$  Difference between  $V_{CCSWR}$  and  $V_{CCSWF}$ .

 $^{(3)}V_{BAT}$  must be higher than  $V_{CC}$  by at least this voltage to ensure the AM18X5 remains in the VBAT Power state.

(4) Maximum VCC falling slew rate to guarantee correct switchover to VBAT Power state. There is no V<sub>CC</sub> falling slew rate requirement if switching to the VBAT power source is not required.

 $^{(5)}V_{BAT}$  voltage to guarantee correct transition to VBAT Power state when V<sub>CC</sub> falls.

 $(6)$  Total series resistance of the power source attached to the VBAT pin. The optimal value is 1.5k $\Omega$ , which may require an external resistor. VBAT power source ESR + external resistor value =  $1.5k\Omega$ .

 $^{(7)}V_{BATRST}$  is also the static voltage required on  $V_{BAT}$  for register data retention.

## <span id="page-15-0"></span>**4.3 Operating Parameters**

[Table 6](#page-16-0) lists the operating parameters.

For [Table 6,](#page-16-0)  $T_A$  = -40 °C to 85 °C, TYP values at 25 °C.

![](_page_16_Picture_1.jpeg)

## **Table 6: Operating Parameters**

<span id="page-16-0"></span>![](_page_16_Picture_192.jpeg)

![](_page_17_Picture_0.jpeg)

#### <span id="page-17-0"></span>**4.4 Oscillator Parameters**

[Table 7](#page-17-1) lists the oscillator parameters.

![](_page_17_Picture_256.jpeg)

<span id="page-17-1"></span>![](_page_17_Picture_257.jpeg)

#### **Table 7: Oscillator Parameters**

 $(2)$  Outside of this temperature range, the RC oscillator frequency change due to temperature may be outside of the allowable RC digital calibration range (+/-12%) for autocalibration mode. If this happens, an autocalibration failure will occur and the ACF interrupt flag is set. The AM18X5 should be switched to use the XT oscillator as its clock source. Please see the Autocalibration Fail section for more details.

![](_page_18_Picture_1.jpeg)

[Figure 4](#page-18-0) shows the typical calibrated RC oscillator frequency variation vs. temperature. RC oscillator calibrated at 2.8V, 25°C.

![](_page_18_Figure_3.jpeg)

![](_page_18_Figure_4.jpeg)

<span id="page-18-0"></span>[Figure 5](#page-18-1) shows the typical uncalibrated RC oscillator frequency variation vs. temperature.

![](_page_18_Figure_6.jpeg)

<span id="page-18-1"></span>**Figure 5. Uncalibrated RC Oscillator Typical Frequency Variation vs. Temperature**

![](_page_19_Picture_1.jpeg)

## <span id="page-19-0"></span>4.5 V<sub>CC</sub> Supply Current

[Table 8](#page-19-1) lists the current supplied into the VCC power input under various conditions.

![](_page_19_Picture_305.jpeg)

<span id="page-19-1"></span>![](_page_19_Picture_306.jpeg)

#### **Table 8: V<sub>CC</sub> Supply Current**

 $(1)$  Excluding external peripherals and pull-up resistor current. All other inputs (besides SDA and SCL) are at 0V or V<sub>CC</sub>. AM1805 only. Test conditions: Continuous burst read/write, 0x55 data pattern, 25 µs between each data byte, 20 pF load on each bus pin.

 $(2)$  Excluding external peripheral current. All other inputs (besides SDI, nCE and SCL) are at 0V or V<sub>CC</sub>. AM1815 only. Test conditions: Continuous burst write, 0x55 data pattern, 25 µs between each data byte, 20 pF load on each bus pin.

 $(3)$  All inputs and outputs are at 0 V or  $V_{CC}$ .

<sup>(4)</sup> All inputs and outputs except CLKOUT are at 0 V or  $V_{CC}$ . 15 pF capacitive load on CLKOUT.

![](_page_20_Picture_1.jpeg)

[Figure 6](#page-20-0) shows the typical VCC power state operating current vs. temperature in XT mode.

![](_page_20_Figure_3.jpeg)

**Figure 6. Typical VCC Current vs. Temperature in XT Mode**

<span id="page-20-0"></span>[Figure 7](#page-20-1) shows the typical VCC power state operating current vs. temperature in RC mode.

![](_page_20_Figure_6.jpeg)

<span id="page-20-1"></span>**Figure 7. Typical VCC Current vs. Temperature in RC Mode**

![](_page_21_Picture_1.jpeg)

[Figure 8](#page-21-0) shows the typical VCC power state operating current vs. temperature in RC Autocalibration mode.

![](_page_21_Figure_3.jpeg)

**Figure 8. Typical VCC Current vs. Temperature in RC Autocalibration Mode**

<span id="page-21-0"></span>[Figure 9](#page-21-1) shows the typical VCC power state operating current vs. voltage for XT Oscillator and RC Oscillator modes and the average current in RC Autocalibrated mode.

![](_page_21_Figure_6.jpeg)

<span id="page-21-1"></span>**Figure 9. Typical VCC Current vs. Voltage, Different Modes of Operation**

![](_page_22_Picture_1.jpeg)

[Figure 10](#page-22-0) shows the typical VCC power state operating current during continuous I<sup>2</sup>C and SPI burst read and write activity. Test conditions:  $T_A = 25 \degree C$ , 0x55 data pattern, 25 us between each data byte, 20 pF load on each bus pin, pull-up resistor current not included.

![](_page_22_Figure_3.jpeg)

**Figure 10. Typical VCC Current vs. Voltage, I²C and SPI Burst Read/Write**

<span id="page-22-0"></span>[Figure 11](#page-22-1) shows the typical VCC power state operating current with a 32.768 kHz clock output on the CLKOUT pin. Test conditions:  $T_A = 25 \degree C$ , All inputs and outputs except CLKOUT are at 0 V or VCC. 15 pF capacitive load on the CLKOUT pin.

![](_page_22_Figure_6.jpeg)

<span id="page-22-1"></span>![](_page_22_Figure_7.jpeg)

![](_page_23_Picture_1.jpeg)

## <span id="page-23-0"></span>**4.6 VBAT Supply Current**

[Table 9](#page-23-2) lists the current supplied into the VBAT power input under various conditions.

For [Table 9](#page-23-2),  $T_A$  = -40 °C to 85 °C, TYP values at 25 °C, MAX values at 85 °C, V<sub>BAT</sub> Power state.

<span id="page-23-2"></span>![](_page_23_Picture_276.jpeg)

## **Table 9: V<sub>BAT</sub> Supply Current**

[Figure 12](#page-23-1) shows the typical VBAT power state operating current vs. temperature in XT mode.

![](_page_23_Figure_8.jpeg)

<span id="page-23-1"></span>**Figure 12. Typical VBAT Current vs. Temperature in XT Mode**

![](_page_24_Picture_1.jpeg)

[Figure 13](#page-24-0) shows the typical VBAT power state operating current vs. temperature in RC mode.

![](_page_24_Figure_3.jpeg)

**Figure 13. Typical VBAT Current vs. Temperature in RC Mode**

<span id="page-24-0"></span>[Figure 14](#page-24-1) shows the typical VBAT power state operating current vs. temperature in RC Autocalibration mode.

![](_page_24_Figure_6.jpeg)

<span id="page-24-1"></span>**Figure 14. Typical VBAT Current vs. Temperature in RC Autocalibration Mode**

![](_page_25_Picture_1.jpeg)

[Figure 15](#page-25-0) shows the typical VBAT power state operating current vs. voltage for XT Oscillator and RC Oscillator modes and the average current in RC Autocalibrated mode, VCC = 0 V.

![](_page_25_Figure_3.jpeg)

![](_page_25_Figure_4.jpeg)

<span id="page-25-0"></span>[Figure 16](#page-25-1) shows the typical VBAT current when operating in the VCC power state, VCC = 1.7 V.

![](_page_25_Figure_6.jpeg)

<span id="page-25-1"></span>**Figure 16. Typical VBAT Current vs. Voltage in VCC Power State**

![](_page_26_Picture_1.jpeg)

## <span id="page-26-0"></span>**4.7 BREF Electrical Characteristics**

[Table 10](#page-26-3) lists the parameters of the VBAT voltage thresholds. BREF values other than those listed in the table are not supported.

For [Table 10,](#page-26-3)  $T_A$  = -20 °C to 70 °C, TYP values at 25 °C, VCC = 1.7 to 3.6V.

<span id="page-26-3"></span>![](_page_26_Picture_191.jpeg)

#### **Table 10: BREF Parameters**

## <span id="page-26-1"></span>**4.8 I²C AC Electrical Characteristics**

[Figure 17](#page-26-2) and [Table 11](#page-27-2) describe the I<sup>2</sup>C AC electrical parameters.

![](_page_26_Figure_10.jpeg)

<span id="page-26-2"></span>![](_page_26_Figure_11.jpeg)

![](_page_27_Picture_1.jpeg)

For [Table 11,](#page-27-2)  $T_A = -40$  °C to 85 °C, TYP values at 25 °C.

<span id="page-27-2"></span>![](_page_27_Picture_164.jpeg)

## **Table 11: I²C AC Electrical Parameters**

## <span id="page-27-0"></span>**4.9 SPI AC Electrical Characteristics**

[Figure 18](#page-27-1), [Figure 19,](#page-28-0) and [Table 12](#page-28-1) describe the SPI AC electrical parameters.

![](_page_27_Figure_7.jpeg)

#### <span id="page-27-1"></span>**Figure 18. SPI AC Parameter Definitions – Input**

![](_page_28_Picture_1.jpeg)

![](_page_28_Figure_2.jpeg)

#### **Figure 19. SPI AC Parameter Definitions – Output**

<span id="page-28-0"></span>For [Table 12,](#page-28-1)  $T_A$  = -40 °C to 85 °C, TYP values at 25 °C.

<span id="page-28-1"></span>![](_page_28_Picture_151.jpeg)

#### **Table 12: SPI AC Electrical Parameters**

![](_page_29_Picture_0.jpeg)

## <span id="page-29-0"></span>**4.10 Power On AC Electrical Characteristics**

[Figure 20](#page-29-1) and [Table 13](#page-29-2) describe the power on AC electrical characteristics for the FOUT pin and XT oscillator.

![](_page_29_Figure_4.jpeg)

#### **Figure 20. Power On AC Electrical Characteristics**

<span id="page-29-1"></span>For [Table 13,](#page-29-2)  $T_A = -40$  °C to 85 °C, VBAT < 1.2 V

<span id="page-29-2"></span>![](_page_29_Picture_175.jpeg)

#### **Table 13: Power On AC Electrical Parameters**

![](_page_30_Picture_1.jpeg)

## <span id="page-30-0"></span>**4.11 nRST AC Electrical Characteristics**

[Figure 21](#page-30-2) and [Table 14](#page-30-3) describe the nRST and nEXTR AC electrical characteristics.

![](_page_30_Figure_4.jpeg)

#### **Figure 21. nRST AC Parameter Characteristics**

<span id="page-30-2"></span>For [Table 14,](#page-30-3)  $T_A$  = -40 °C to 85 °C, TYP at 25 °C unless specified otherwise, VBAT < 1.2 V.

<span id="page-30-3"></span>![](_page_30_Picture_180.jpeg)

#### **Table 14: nRST AC Electrical Parameters**

## <span id="page-30-1"></span>**5. Functional Description**

[Figure 22](#page-31-0) illustrates the AM18X5 functional design.

![](_page_31_Picture_1.jpeg)

![](_page_31_Figure_2.jpeg)

**Figure 22. Detailed Block Diagram**

<span id="page-31-0"></span>The AM18X5 serves as a companion part for host processors including microcontrollers, radios, and digital signal processors. It tracks time as in a typical RTC product and additionally provides unique power management functionality that makes it ideal for highly energy-constrained applications. To support such operation, the AM18X5 includes 3 distinct feature groups: 1) baseline timekeeping features, 2) advanced timekeeping features, and 3) power management features. Functions from each feature group may be controlled via I/O offset mapped registers. These registers are accessed using either an I<sup>2</sup>C serial interface (e.g., in the AM1805) or a SPI serial interface (e.g., in the AM1815). Each feature group is described briefly below and in greater detail in subsequent sections.

The baseline timekeeping feature group supports the standard 32.786 kHz crystal (XT) oscillation mode for maximum frequency accuracy with an ultra-low current draw of 55 nA. The baseline timekeeping feature group also includes a standard set of counters monitoring hundredths of a second up through centuries. A complement of countdown timers and alarms may additionally be set to initiate interrupts or resets on several of the outputs.

The advanced timekeeping feature group supports two additional oscillation modes: 1) RC oscillator mode, and 2) Autocalibration mode. At only 14 nA, the temperature-compensated RC oscillator mode provides an

![](_page_32_Picture_1.jpeg)

even lower current draw than the XT oscillator for applications with reduced frequency accuracy requirements. A proprietary calibration algorithm allows the AM18X5 to digitally tune the RC oscillator frequency and the XT oscillator frequency with accuracy as low as 2 ppm at a given temperature. In Autocalibration mode, the RC oscillator is used as the primary oscillation source and is periodically calibrated against the XT oscillator. Autocalibration may be done automatically every 8.5 minutes or 17 minutes and may also be initiated via software. This mode enables average current draw of only 22 nA with frequency accuracy similar to the XT oscillator. The advanced timekeeping feature group also includes a rich set of input and output configuration options that enables the monitoring of external interrupts (e.g., pushbutton signals), the generation of clock outputs, and watchdog timer functionality.

Power management features built into the AM18X5 enable it to operate as a backup device in both linepowered and battery-powered systems. An integrated power control module automatically detects when main power (VCC) falls below a threshold and switches to backup power (VBAT). 256B of ultra-low leakage RAM enable the storage of key parameters when operating on backup power.

The AM18X5 is the first RTC to incorporate a number of more advanced power management features. In particular, the AM18X5 includes a finite state machine (integrated with the Power Control block in [Figure 22](#page-31-0)) that can control a host processor as it transitions between sleep/reset states and active states. Digital outputs can be configured to control the reset signal or interrupt input of the host controller. The AM18X5 additionally integrates a power switch with  $\sim$ 1 Ω impedance that can be used to cut off ground current on the host microcontroller and reduce sleep current to <1 nA. The AM18X5 parts can wake up a sleeping system using internally generated timing interrupts or externally generated interrupts generated by digital inputs (e.g., using a pushbutton) or an analog comparator. The aforementioned functionality enables users to seamlessly power down host processors, leaving only the energy-efficient AM18X5 chip awake. The AM18X5 also includes voltage detection on the backup power supply.

Each functional block is explained in detail in the remainder of this section. The functional descriptions refer to the registers shown in Table 1, "Register Definitions (0x00 to 0x0F)," on page 138 and Table 2, "Register Definitions (0x10 to 0xFF)," on page 139. A detailed description of all registers can be found in the Chapter , "Registers" of this document.

## <span id="page-32-0"></span>**5.1 I²C Interface**

The AM18X5 includes a standard I<sup>2</sup>C interface. The device is accessed at addresses 0xD2/D3, and

supports Fast Mode (up to 400 kHz). The I<sup>2</sup>C interface consists of two lines: one bi-directional data line (SDA) and one clock line (SCL). Both the SDA and the SCL lines must be connected to a positive supply voltage via a pull-up resistor. By definition, a device that sends a message is called the "transmitter", and the device that accepts the message is called the "receiver". The device that controls the message transfer by driving SCL is called "master". The devices that are controlled by the master are called "slaves". The AM18X5 is always a slave device.

I<sup>2</sup>C termination resistors should be above 2.2 kΩ, and for systems with short I<sup>2</sup>C bus wires/traces and few connections these terminators can typically be as large as 22 kΩ (for 400 kHz operation) or 56 kΩ (for 100 kHz operation). Larger resistors will produce lower system current consumption.

The following protocol has been defined:

- Data transfer may be initiated only when the bus is not busy.
- During data transfer, the data line must remain stable whenever the clock line is high.
- Changes in the data line while the clock line is high will be interpreted as control signals.

![](_page_33_Picture_1.jpeg)

A number of bus conditions have been defined (see [Figure 23\)](#page-33-5) and are described in the following sections.

![](_page_33_Figure_3.jpeg)

**Figure 23. Basic I²C Conditions**

#### <span id="page-33-5"></span><span id="page-33-0"></span>*5.1.1 Bus Not Busy*

Both SDA and SCL remain high.

#### <span id="page-33-1"></span>*5.1.2 Start Data Transfer*

A change in the state of SDA from high to low, while SCL is high, defines the START condition. A START condition which occurs after a previous START but before a STOP is called a RESTART condition, and functions exactly like a normal STOP followed by a normal START.

#### <span id="page-33-2"></span>*5.1.3 Stop Data Transfer*

A change in the state of SDA from low to high, while SCL is high, defines the STOP condition.

#### <span id="page-33-3"></span>*5.1.4 Data Valid*

After a START condition, SDA is stable for the duration of the high period of SCL. The data on SDA may be changed during the low period of SCL. There is one clock pulse per bit of data. Each data transfer is initiated with a START condition and terminated with a STOP condition. The number of data bytes transferred between the START and STOP conditions is not limited. The information is transmitted bytewide and each receiver acknowledges with a ninth bit.

#### <span id="page-33-4"></span>*5.1.5 Acknowledge*

Each byte of eight bits is followed by one acknowledge (ACK) bit as shown in [Figure 24.](#page-34-2) This acknowledge bit is a low level driven onto SDA by the receiver, whereas the master generates an extra acknowledge related SCL pulse. A slave receiver which is addressed is obliged to generate an acknowledge after the reception of each byte. Also, on a read transfer a master receiver must generate an acknowledge after the reception of each byte that has been clocked out of the slave transmitter. The device that acknowledges must pull down the SDA line during the acknowledge clock pulse in such a way that the SDA line is a stable low during the high period of the acknowledge related SCL pulse. A master receiver must signal an end-of-data to the slave transmitter by not generating an acknowledge (a NAK) on the last byte that has been clocked out of the slave. In this case, the transmitter must leave the data line high to enable the master to generate the STOP condition.

![](_page_34_Picture_0.jpeg)

![](_page_34_Figure_1.jpeg)

<span id="page-34-2"></span>[Figure 25](#page-34-3) illustrates the operation with which the master addresses the AM18X5. After the START condition, a 7-bit address is transmitted MSB first. If this address is 0b1101001 (0xD2/3), the AM18X5 is selected, the eighth bit indicate a write (RW = 0) or a read (RW = 1) operation and the AM18X5 supplies the ACK. The AM18X5 ignores all other address values and does not respond with an ACK.

![](_page_34_Figure_3.jpeg)

**Figure 25. I²C Address Operation**

#### <span id="page-34-3"></span><span id="page-34-0"></span>*5.1.6 Offset Address Transmission*

If the RW bit of the Address Operation indicates a write, the next byte transmitted from the master is the Offset Address as shown in [Figure 26.](#page-34-4) This value is loaded into the Address Pointer of the AM18X5.

![](_page_34_Figure_7.jpeg)

![](_page_34_Figure_8.jpeg)

#### <span id="page-34-4"></span><span id="page-34-1"></span>*5.1.7 Write Operation*

In a write operation the master transmitter transmits to the AM18X5 slave receiver. The Address Operation has a RW value of 0, and the second byte contains the Offset Address as in [Figure 26](#page-34-4). The next byte is written to the register selected by the Address Pointer (which was loaded with the Offset Address) and the Address Pointer is incremented. Subsequent transfers write bytes into successive registers until a STOP condition is received, as shown in [Figure 27.](#page-34-5)

<span id="page-34-5"></span>![](_page_34_Figure_11.jpeg)

![](_page_35_Picture_0.jpeg)

#### <span id="page-35-0"></span>*5.1.8 Read Operation*

In a read operation, the master first executes an Offset Address Transmission to load the Address Pointer with the desired Offset Address. A subsequent operation will again issue the address of the AM18X5 but with the RW bit as a 1 indicating a read operation. [Figure 28](#page-35-3) illustrates this transaction beginning with a RESTART condition, although a STOP followed by a START may also be used. After the address operation, the slave becomes the transmitter and sends the register value from the location pointed to by the Address Pointer, and the Address Pointer is incremented. Subsequent transactions produce successive register values, until the master receiver responds with a NAK and/or STOP or RESTART to complete the operation. Because the Address Pointer holds a valid register address, the master may initiate another read sequence at this point without performing another Offset Address operation.

![](_page_35_Figure_4.jpeg)

**Figure 28. I²C Read Operation**

#### <span id="page-35-3"></span><span id="page-35-1"></span>**5.2 SPI Interface**

The AM18X5 includes a standard 4-wire SPI interface. The serial peripheral interface (SPI) bus is intended for synchronous communication between different ICs. It typically consists of four signal lines: serial data input (SDI), serial data output (SDO), serial clock (SCL) and an active low chip enable (nCE).

The AM18X5 may be connected to a master with a 3-wire SPI interface by tying SDI and SDO together. By definition, a device that sends a message is called the "transmitter", and the device that accepts the message is called the "receiver." The device that controls the message transfer by driving SCL is called "master." The devices that are controlled by the master are called "slaves". The AM18X5 is always a slave device.

The nCE input is used to initiate and terminate a data transfer. The SCL input is used to synchronize data transfer between the master and the slave devices via the SDI (master to slave) and SDO (slave to master) lines. The SCL input, which is generated by the master, is active only during address and data transfer to any device on the SPI bus.

The AM18X5 supports clock frequencies up to 2 MHz, and responds to either (CPOL = 0, CPAH = 0 or CPOL = 1, CPAH = 1). For these two modes, input data (SDI) is latched in by the low-to-high transition of clock SCL, and output data (SDO) is shifted out on the high-to-low transition of SCL. There is one clock for each bit transferred. Address and data bits are transferred in groups of eight bits. Some MCUs specify CPOL and CPAH in different ways, so care should be taken when configuring the SPI Master.

#### <span id="page-35-2"></span>*5.2.1 Write Operation*

[Figure 29](#page-36-4) illustrates a SPI write operation. The operation is initiated when the nCE signal to the AM18X5 goes low. At that point an 8-bit Address byte is transmitted from the master on the SDI line, with the upper RW bit indicating read (if 0) or write (if 1). In this example the RW bit is a one selecting a write operation, and the lower 7 bits of the Address byte contain the Offset Address, which is loaded into the Address Pointer of the AM18X5.

Each subsequent byte is loaded into the register selected by the Address Pointer, and the Address Pointer is incremented. Because the address is only 7 bits long, only the lower 128 registers of the AM18X5 may be accessed via the SPI interface. The operation is terminated by the master by bringing the nCE signal


high. Note that the SDO line is not used in a write operation and is held in the high impedance state by the AM18X5.



#### **Figure 29. SPI Write Operation**

## *5.2.2 Read Operation*

[Figure 30](#page-36-0) illustrates a read operation. The address is transferred from the master to the slave just as it is in a write operation, but in this case the RW bit is a 0 indicating a read. After the transfer of the last address bit, bit 0, the AM18X5 begins driving data from the register selected by the Address Pointer onto the SDO line, bit 7 first, and the Address Pointer is incremented. The transfer continues until the master brings the nCE line high.



**Figure 30. SPI Read Operation**

# <span id="page-36-0"></span>**5.3 XT Oscillator**

The AM18X5 includes a very power efficient crystal (XT) oscillator which runs at 32.786 kHz. This oscillator is selected by setting the OSEL bit to 0 and includes a low jitter calibration function.

# **5.4 RC Oscillator**

The AM18X5 includes an extremely low power RC oscillator which runs at 128 Hz. This oscillator is selected by setting the OSEL bit to 1. Switching between the XT and RC Oscillators is guaranteed to produce less than one second of error in the Calendar Counters. The AM18X5 may be configured to automatically switch to the RC Oscillator when VCC drops below its threshold by setting the AOS bit, and/ or be configured to automatically switch if an XT Oscillator failure is detected by setting the FOS bit.

# **5.5 RTC Counter Access**

When reading any of the counters in the RTC using a burst operation, the 1 Hz and 100 Hz clocks are held off during the access. This guarantees that a single burst will either read or write a consistent timer value (other than the Hundredths Counter – see [Hundredths Synchronization](#page-37-0)). There is a watchdog function to ensure that a very long pause on the interface does not cause the RTC to lose a clock.



On a write to any of the Calendar Counters, the entire timing chain up to 100 Hz (if the XT Oscillator is selected) or up to 1Hz (if the RC Oscillator is selected) is reset to 0. This guarantees that the Counters will begin counting immediately after the write is complete, and that in the XT oscillator case the next 100 Hz clock will occur exactly 10 ms later. In the RC Oscillator case, the next 1 Hz clock will occur exactly 1 second later. This allows a burst write to configure all of the Counters and initiate a precise time start. Note that a Counter write may cause one cycle of a Square Wave output to be of an incorrect period.

The WRTC bit must be set in order to write to any of the Counter registers. This bit can be cleared to prevent inadvertent software access to the Counters.

# <span id="page-37-0"></span>**5.6 Hundredths Synchronization**

If the Hundredths Counter is read as part of the burst read from the counter registers, the following algorithm must be used to guarantee correct read information.

- 1. Read the Counters, using a burst read. If the Hundredths Counter is neither 00 nor 99, the read is correct.
- 2. If the Hundredths Counter was 00, perform the read again. The resulting value from this second read is guaranteed to be correct.
- 3. If the Hundredths Counter was 99, perform the read again.
	- A. If the Hundredths Counter is still 99, the results of the first read are guaranteed to be correct. Note that it is possible that the second read is not correct.
	- B. If the Hundredths Counter has rolled over to 00, and the Seconds Counter value from the second read is equal to the Seconds Counter value from the first read plus 1, both reads produced correct values. Alternatively, perform the read again. The resulting value from this third read is guaranteed to be correct.
	- C. If the Hundredths Counter has rolled over to 00, and the Seconds Counter value from the second read is equal to the Seconds Counter value from the first read, perform the read again. The resulting value from this third read is guaranteed to be correct.

# **5.7 Generating Hundredths of a Second**

The generation of an exact 100 Hz signal for the Hundredths Counter requires a special logic circuit. The 2.048 kHz clock signal is divided by 21 for 12 iterations, and is alternately divided by 20 for 13 iterations. This produces an effective division of:

 $(21 * 12 + 20 * 13)/25 = 20.48$ 

producing an exact long-term average 100 Hz output, with a maximum jitter of less than 1 ms. The Hundredths Counter is not available when the 128 Hz RC Oscillator is selected.

# <span id="page-37-1"></span>**5.8 Watchdog Timer**

The AM18X5 includes a Watchdog Timer (WDT), which can be configured to generate an interrupt or a reset if it times out. The WDT is controlled by the Watchdog Timer Register (see 0x1B - Watchdog Timer). The RB field selects the frequency at which the timer is decremented, and the BMB field determines the value loaded into the timer when it is restarted. If the timer reaches a value of zero, the WDS bit determines whether an interrupt is generated in nIRQ (if WDS is 0) or the nRST output pin is asserted (if WDS is 1). The timer reaching zero sets the WDT flag in the Status Register, which may be cleared by setting the WDT flag to zero. If reset is selected, the nRST output pin is asserted within 1/16 second of the timer reaching zero and remains asserted for 1/16 second.

Two actions will restart the WDT timer:

- 1. Writing the Watchdog Timer Register with a new watchdog value.
- 2. A change in the level of the WDI pin.



If the Watchdog Timer generates an interrupt or reset, the Watchdog Timer Register must be written in order to restart the Watchdog Timer function. If the BMB field is 0, the Watchdog Timer function is disabled.

The BMB field describes the maximum timeout delay. For example, if RB = 01 so that the clock period is 250 ms, a BMB value of 9 implies that the timeout will occur between 2000 ms and 2250 ms after writing the Watchdog Timer Register.

# **5.9 Digital Calibration**

## *5.9.1 XT Oscillator Digital Calibration*

In order to improve the accuracy of the XT oscillator, a Distributed Digital Calibration function is included (see 0x14 - Calibration XT). This function uses a calibration value, OFFSETX, to adjust the clock period over a 16 second or 32 second calibration period. When the 32.786 kHz XT oscillator is selected, the clock at the 16.384 kHz level of the divider chain is modified on a selectable interval. Clock pulses are either added or subtracted to ensure accuracy of the counters. If the CMDX bit is a 0 (normal calibration), OFFSETX cycles of the 16.384 kHz clock are gated (negative calibration) or replaced by 32.786 kHz pulses (positive calibration) within every 32 second calibration period. In this mode, each step in OFFSETX modifies the clock frequency by 1.907 ppm, with a maximum adjustment of ~+120/-122 ppm. If the CMDX bit is 1 (coarse calibration), OFFSETX cycles of the 16.384 kHz clock are gated or replaced by the 32.786 kHz clock within every 16 second calibration period. In this mode, each step in OFFSETX modifies the clock frequency by 3.814 ppm, with a maximum adjustment of ~+240/-244 ppm. OFFSETX contains a two's complement value, so the possible steps are from -64 to +63. Note that unlike other implementations, Distributed Digital Calibration guarantees that the clock is precisely calibrated every 32 seconds with normal calibration and every 16 seconds when coarse calibration is selected.

In addition to the normal calibration, the AM18X5 also includes an Extended Calibration field to compensate for low capacitance environments. The frequency generated by the Crystal Oscillator may be slowed by 122 ppm times the value in the XTCAL (see 0x1D – Oscillator Status Register) field (0, -122,- 244 or -366 ppm). The clock is still precisely calibrated in 16 or 32 seconds. The pulses which are added to or subtracted from the 16.384 kHz clock are spread evenly over each 16 or 32 second period using the Ambiq Micro patented Distributed Calibration algorithm. This ensures that in XT mode the maximum cycleto-cycle jitter in any clock of a frequency 16.384 kHz or lower caused by calibration will be no more than one 16.384 kHz period. This maximum jitter applies to all clocks in the AM18X5, including the Calendar Counter, Countdown Timer and Watchdog Timer clocks and any clock driven onto a clock output pin.

The XT oscillator calibration value is determined by the following process:

- 1. Set the OFFSETX, CMDX and XTCAL register fields to 0 to ensure calibration is not occurring.
- 2. Select the XT oscillator by setting the OSEL bit to 0.
- 3. Configure a 32768 Hz frequency square wave output on one of the output pins.
- 4. Precisely measure the exact frequency, Fmeas, at the output pin in Hz.
- 5. Compute the adjustment value required in ppm as ((32768 Fmeas)\*1000000)/32768 = PAdj
- 6. Compute the adjustment value in steps as  $PAdj/(1000000/2^2) = PAdj/(1.90735) = Adj$
- 7. If Adj < -320, the XT frequency is too high to be calibrated
- 8. Else if Adj < -256, set XTCAL = 3, CMDX = 1, OFFSETX = (Adj +192)/2
- 9. Else if Adj < -192, set XTCAL = 3, CMDX = 0, OFFSETX = Adj +192
- 10. Else if Adj < -128, set XTCAL = 2, CMDX = 0, OFFSETX = Adj +128
- 11. Else if Adj < -64, set XTCAL = 1, CMDX = 0, OFFSETX = Adj + 64
- 12. Else if Adj < 64, set XTCAL = 0, CMDX = 0, OFFSETX = Adj
- 13. Else if Adj < 128, set XTCAL = 0, CMDX = 1, OFFSETX = Adj/2
- 14. Else the XT frequency is too low to be calibrated



# *5.9.2 RC Oscillator Digital Calibration*

The RC Oscillator has a patented Distributed Digital Calibration function similar to that of the XT Oscillator (see 0x14 - Calibration XT). However, because the RC Oscillator has a greater fundamental variability, the range of calibration is much larger, with four calibration ranges selected by the CMDR field. When the 128 Hz RC oscillator is selected, the clock at the 64 Hz level of the divider chain is modified on a selectable interval using the calibration value OFFSETR. Clock pulses are either added or subtracted to ensure accuracy of the counters. If the CMDR field is 00, OFFSETR cycles of the 64 Hz clock are gated (negative calibration) or replaced by 128 Hz pulses (positive calibration) within every 8,192 second calibration period. In this mode, each step in OFFSETR modifies the clock frequency by 1.907 ppm, with a maximum adjustment of +15,623/-15,625 ppm (+/- 1.56%). If the CMDR field is 01, OFFSETR cycles of the 64 Hz clock are gated or replaced by the 128 Hz clock within every 4,096 second calibration period. In this mode, each step in OFFSETR modifies the clock frequency by 3.82 ppm, with a maximum adjustment of +31,246/ -31,250 ppm (+/-3.12%). If the CMDR field is 10, OFFSETR cycles of the 64 Hz clock are gated (negative calibration) or replaced by 128 Hz pulses (positive calibration) within every 2,048 second calibration period. In this mode, each step in OFFSETR modifies the clock frequency by 7.64 ppm, with a maximum adjustment of +62,492/-62,500 ppm (+/- 6.25%). If the CMDR field is 11, OFFSETR cycles of the 64 Hz clock are gated or replaced by the 128 Hz clock within every 1,024 second calibration period. In this mode, each step in OFFSETR modifies the clock frequency by 15.28 ppm, with a maximum adjustment of +124,984/-125,000 ppm (+/-12.5%). OFFSETR contains a two's complement value, so the possible steps are from -8,192 to +8,191.

The pulses which are added to or subtracted from the 64 Hz clock are spread evenly over each 8,192 second period using the Ambiq Micro patented Distributed Calibration algorithm. This ensures that in RC mode the maximum cycle-to-cycle jitter in any clock of a frequency 64 Hz or lower caused by calibration will be no more than one 64 Hz period. This maximum jitter applies to all clocks in the AM18X5, including the Calendar Counter, Countdown Timer and Watchdog Timer clocks and any clock driven onto a clock output pin.

The RC oscillator calibration value is determined by the following process:

- 1. Set the OFFSETR and CMDR register fields to 0 to ensure calibration is not occurring.
- 2. Select the RC oscillator by setting the OSEL bit to 1.
- 3. Configure a 128 Hz frequency square wave output on one of the output pins.
- 4. Precisely measure the exact frequency, Fmeas, at the output pin in Hz.
- 5. Compute the adjustment value required in ppm as ((128 Fmeas)\*1000000)/Fmeas = PAdj
- 6. Compute the adjustment value in steps as  $PAdj(1000000/2^{\wedge}19) = PAdj(1.90735) = Adj$
- 7. If Adj < -65,536, the RC frequency is too high to be calibrated
- 8. Else if Adj < -32,768, set CMDR = 3, OFFSETR = Adj/8
- 9. Else if Adj < -16,384, set CMDR = 2, OFFSETR = Adj/4
- 10. Else if Adj < -8,192, set CMDR = 1, OFFSETR = Adj/2
- 11. Else if Adj < 8192, set CMDR = 0, OFFSETR = Adj
- 12. Else if Adj < 16,384, set CMDR = 1, OFFSETR = Adj/2
- 13. Else if Adj < 32,768, set CMDR = 2, OFFSETR = Adj/4
- 14. Else if Adj < 65,536, set CMDR = 3, OFFSETR = Adj/8
- 15. Else the RC frequency is too low to be calibrated

## **5.10 Autocalibration**

The AM18X5 includes a very powerful, patented automatic calibration feature, referred to as Autocalibration, which allows the RC Oscillator to be automatically calibrated to the XT Oscillator. The XT Oscillator typically has much better stability than the RC Oscillator but the RC Oscillator requires significantly less power. Autocalibration enables many system configurations to achieve accuracy and



stability similar to that of the XT Oscillator while drawing current similar to that of the RC Oscillator. Autocalibration functions in two primary modes: XT Autocalibration Mode and RC Autocalibration Mode. See *Ambiq Application Note AN0002 –* AM08X5*/*AM18X5 *Family Autocalibration* for more details.

## *5.10.1 Autocalibration Operation*

The Autocalibration operation counts the number of calibrated XT clock cycles within a specific period as defined by the RC Oscillator and then loads new values into the Calibration RC Upper and RC Lower registers which will then adjust the RC Oscillator output to match the XT frequency.

## *5.10.2 XT Autocalibration Mode*

In XT Autocalibration Mode, the OSEL register bit is 0 and the AM18X5 uses the XT Oscillator whenever the system power VCC is above the  $V_{CCSWF}$  voltage. The RC Oscillator is periodically automatically calibrated to the XT Oscillator. If the AOS bit is set, when VCC drops below the  $V_{CCSWF}$  threshold the system will switch to using VBAT, the clocks will begin using the RC Oscillator, Autocalibration will be disabled and the XT Oscillator will be disabled to reduce power requirements. Because the RC Oscillator has been continuously calibrated to the XT Oscillator, it will be very accurate when the switch occurs. When VCC is again above the threshold, the system will switch back to use the XT Oscillator and restart Autocalibration.

## *5.10.3 RC Autocalibration Mode*

In RC Autocalibration Mode, the OSEL register bit is 1 and the AM18X5 uses the RC Oscillator at all times. However, periodically the XT Oscillator is turned on and the RC Oscillator is calibrated to the XT Oscillator. This allows the system to operate most of the time with the XT Oscillator off but allow continuous calibration of the RC Oscillator.

## *5.10.4 Autocalibration Frequency and Control*

<span id="page-40-0"></span>The Autocalibration function is controlled by the ACAL field in the Oscillator Control register as shown in [Table 15.](#page-40-0) If ACAL is 00, no Autocalibration occurs. If ACAL is 10 or 11, Autocalibration occurs every 1024 or 512 seconds, which is referred to as the Autocalibration Period (ACXP). In RC Autocalibration Mode, an Autocalibration operation results in the XT Oscillator being enabled for roughly 50 seconds. The 512 second Autocalibration cycles have the XT Oscillator enabled approximately 10% of the time, while 1024 second Autocalibration cycles have the XT Oscillator enabled approximately 4% of the time.



#### **Table 15: Autocalibration Modes**

If ACAL is 00 and is then written with a different value, an Autocalibration cycle is immediately executed. This allows Autocalibration to be completely controlled by software. As an example, software could choose to execute an Autocalibration cycle every 2 hours by keeping ACAL at 00, getting a two hour interrupt using the alarm function, generating an Autocalibration cycle by writing ACAL to 10 or 11, and then returning ACAL to 00.



# *5.10.5 Autocalibration Filter (AF) Pin*

In order to produce the optimal accuracy for the Autocalibrated RC Oscillator, a filter pin AF is provided. A 47 pF capacitor should be connected between the AF pin and VSS. In order to enable the filter, the value 0xA0 must be written to the AFCTRL Register at address 0x26 (see 0x26 – AFCTRL). The AF filter is disabled by writing 0x00 to the AFCTRL Register. No other values should be written to this register. The Configuration Key Register must be written with the value 0x9D immediately prior to writing the AFCTRL Register.

If the filter capacitor is not connected to the AF pin or is not enabled, the RC Oscillator frequency will typically be between 10 and 50 ppm slower than the XT Oscillator. If the capacitor is connected to the AF pin and enabled, the RC Oscillator frequency will be within the accuracy range specified in the Oscillator Parameters table of the XT Oscillator.

## <span id="page-41-1"></span>*5.10.6 Autocalibration Fail*

If the operating temperature of the AM18X5 exceeds the Autocalibration range specified in the Oscillator Parameters table or internal adjustment parameters are altered incorrectly, it is possible that the basic frequency of the RC Oscillator is so far away from the nominal 128 Hz value (off by more than 12%) that the RC Calibration circuitry does not have enough range to correctly calibrate the RC Oscillator. If this situation is detected during an Autocalibration operation, the ACF interrupt flag is set, an external interrupt is generated if the ACIE register bit is set and the Calibration RC registers are not updated.

If an Autocalibration failure is detected while running in RC Autocalibration mode, it is advisable to switch into XT Autocalibration mode to maintain the timing accuracy. This is done by first ensuring a crystal oscillator failure has not occurred (OF flag = 0) and then clearing the OSEL bit. The ACAL field should remain set to either 11 (512 second period) or 10 (1024 second period). After the switch occurs, the OMODE bit is cleared.

While continuing to operate in XT Autocalibration mode, the following steps can be used to determine when it is safe to return to RC Autocalibration mode.

- 1. Clear the ACF flag and ACIE register bit.
- 2. Setup the Countdown Timer or Alarm to interrupt after the next Autocalibration cycle completes or longer time period.
- 3. After the interrupt occurs, check the status of the ACF flag.
- 4. If the ACF flag is set, it is not safe to return to RC Autocalibration mode. Clear the ACF flag and repeat steps 2-4.
- 5. If the ACF flag is still cleared, it is safe to return to RC Autocalibration mode by setting the OSEL bit.

As mentioned in the RC oscillator section, switching between XT and RC oscillators is guaranteed to produce less than one second of error. However, this error needs to be considered and can be safely managed when implementing the steps above. For example, switching between oscillator modes every 48 hours will produce less than 6 ppm of error.

# <span id="page-41-0"></span>**5.11 Oscillator Failure Detection**

If the 32.786 kHz XT Oscillator generates clocks at less than 8 kHz for a period of more than 32 ms, the AM18X5 detects an Oscillator Failure. The Oscillator Failure function is controlled by several bits in the Oscillator Control Register (see 0x1C Oscillator Control) and the Oscillator Status Register (see 0x1D - Oscillator Status Register). The OF flag is set when an Oscillator Failure occurs, and is also set when the AM18X5 initially powers up. If the OFIE bit is set, the OF flag will generate an interrupt on IRQ.

If the FOS bit is set and the AM18X5 is currently using the XT Oscillator, it will automatically switch to the RC Oscillator on an Oscillator Failure. This guarantees that the system clock will not stop in any case. The OMODE bit indicates the currently selected oscillator, which will not match the oscillator requested by the OSEL bit if the XT Oscillator is not running.



The OF flag will be set when the AM18X5 powers up, and will also be set whenever the XT Oscillator is stopped. This can happen when the STOP bit is set or the OSEL bit is set to 1 to select the RC Oscillator. Since the XT Oscillator is stopped in RC Autocalibration mode (see RC Autocalibration Mode), OF will always be set in this mode. The OF flag should be cleared whenever the XT Oscillator is enabled prior to enabling the OF interrupt with OFIE.

# **5.12 Interrupts**

The AM18X5 may generate a variety of interrupts which are ORed into the IRQ signal. This may be driven onto either the FOUT/nIRQ pin or the PSW/nIRQ2 pin depending on the configuration of the OUT1S and OUT2S fields (see 0x11 - Control2).

## *5.12.1 Interrupt Summary*

The possible interrupts are summarized in [Table 16.](#page-42-0) All enabled interrupts are ORed into the IRQ signal when their respective flags are set. Note that most interrupt outputs use the inverse of the interrupt (i.e. nIRQ). The fields are:

- Interrupt the name of the specific interrupt.
- Function the functional area which generates the interrupt.
- Enable the register bit which enables the interrupt. Note that for the Watchdog interrupt, WDS is the steering bit, so that the flag generates an interrupt if WDS is 0 and a reset if WDS is 1. In either case, the BMB field must be non-zero to generate the interrupt or reset.
- Pulse/Level some interrupts may be configured to generate a pulse based on the register bits in this column. "Level Only" implies that only a level may be generated, and the interrupt will only go away when the flag is reset by software.
- <span id="page-42-0"></span>▪ Flag - the register bit which indicates that the function has occurred. Note that the flag being set will only generate an interrupt signal on an external pin if the corresponding interrupt enable bit is also set.



#### **Table 16: Interrupt Summary**

## *5.12.2 Alarm Interrupt AIRQ*

The AM18X5 may be configured to generate the AIRQ interrupt when the values in the Time and Date Registers match the values in the Alarm Registers. Which register comparisons are required to generate AIRQ is controlled by the RPT field as described in the Repeat Function table, allowing software to specify the interrupt interval. When an Alarm Interrupt is generated, the ALM flag is set and an external interrupt is generated based on the AIE bit and the pin configuration settings. The IM field controls the period of the external interrupt, including both level and pulse configurations.



## *5.12.3 Countdown Timer Interrupt TIRQ*

The AM18X5 may be configured to generate the TIRQ interrupt when the Countdown Timer is enabled by the TE bit and reaches the value of zero, which will set the TIM flag. The TM, TRPT and TFS fields control the interrupt timing (see 0x18 - Countdown Timer Control), and the TIE bit and the pin configuration settings control external interrupt generation. The Timer interrupt is always driven onto the nTIRQ pin if it is available, and may also be driven onto a clock output pin by a configuration of the SQFS field (see 0x13 - SQW).

## *5.12.4 Watchdog Timer Interrupt WIRQ*

The AM18X5 may be configured to generate the WIRQ interrupt when the Watchdog Timer reaches its timeout value. This sets the WDT flag and is described in Watchdog Timer.

## *5.12.5 Battery Low Interrupt BLIRQ*

The AM18X5 may be configured to generate the BLIRQ when the voltage on the VBAT pin crosses one of the thresholds set by the BREF field. The polarity of the detected crossing is set by the BPOL bit.

## *5.12.6 External Interrupts X1IRQ and X2IRQ*

The AM18X5 may be configured to generate the X1IRQ and X2IRQ interrupts when the EXTI (X1IRQ) or WDI (X2IRQ) inputs toggle. The register bits EX1P and EX2P control whether the rising or falling transitions generate the respective interrupt. Changing EX1P or EX2P may cause an immediate interrupt, so the corresponding interrupt flag should be cleared after changing these bits.

The values of the EXTI and WDI pins may be directly read in the EXIN and WDIN register bits (see 0x3F - Extension RAM Address). By connecting an input such as a pushbutton to both EXTI and WDI, software can debounce the switch input using software configurable delays.

## *5.12.7 Oscillator Fail Interrupt OFIRQ*

The AM18X5 may be configured to generate the OFIRQ interrupt if the XT oscillator fails (see [Oscillator](#page-41-0)  [Failure Detection\)](#page-41-0).

## *5.12.8 Autocalibration Fail Interrupt ACIRQ*

The AM18X5 may be configured to generate the ACIRQ interrupt if an Autocalibration operation fails (see [Autocalibration Fail\)](#page-41-1).

## *5.12.9 Servicing Interrupts*

When an interrupt is detected, software must clear the interrupt flag in order to prepare for a subsequent interrupt. If only a single interrupt is enabled, software may simply write a zero to the corresponding interrupt flag to clear the interrupt. However, because all of the flags in the Status register are written at once, it is possible to clear an interrupt which has not been detected yet if multiple interrupts are enabled. The ARST register bit is provided to ensure that interrupts are not lost in this case. If ARST is a 1, a read of the Status register will produce the current state of all the interrupt flags and then clear them. An interrupt occurring at any time relative to this read is guaranteed to either produce a 1 on the Status read, or to set the corresponding flag after the clear caused by the Status read. After servicing all interrupts which produced 1s in the read, software should read the Status register again until it returns all zeros in the flags, and service any interrupts with flags of 1.

Note that the OF and ACF interrupts are not handled with this process because they are in the Oscillator Status register, but error interrupts are very rare and typically do not create any problems if the interrupts are cleared by writing the flag directly.



# **5.13 Power Control and Switching**

The main power supply to the AM18X5 is the VCC pin, which operates over the range specified by the  $V_{\text{CCIO}}$  parameter if there are I/O interface operations required, and the range specified by the  $V_{\text{CC}}$ parameter if only timekeeping operations are required. Some versions also include a backup supply which is provided on the VBAT pin and must be in the range specified by the  $V_{BAT}$  parameter in order to supply battery power if  $V_{CC}$  is below  $V_{CCSWF}$ . Refer to the Power Supply and Switchover Parameters table for the specifications related to the power supplies and switchover. There are several functions which are directly related to the VBAT input. If a single power supply is used it must be connected to the VCC pin.

[Figure 31](#page-44-0) illustrates the various power states and the transitions between them. There are three power states:

- 1. POR the power on reset state. If the AM18X5 is in this state, all registers including the Counter Registers are initialized to their reset values.
- 2. VCC Power the AM18X5 is powered from the VCC supply.
- 3. VBAT Power the AM18X5 is powered from the VBAT supply.

Initially, VCC is below the V<sub>CCST</sub> voltage, VBAT is below the V<sub>BATSW</sub> voltage and the AM18X5 is in the POR state. VCC rising above the  $V_{CCST}$  voltage causes the AM18X5 to enter the VCC Power state. If VBAT remains below  $V_{BATSW}$ , VCC falling below the  $V_{CCRST}$  voltage returns the AM18X5 to the POR state.



## **Figure 31. Power States**

<span id="page-44-0"></span>If VBAT rises above  $V_{BATSW}$  in the POR state, the AM18X5 remains in the POR state. This allows the AM18X5 to be built into a module with a battery included, and minimal current will be drawn from the battery until VCC is applied to the module the first time.

If the AM18X5 is in the VCC Power state and VBAT rises above  $V_{BATSW}$ , the AM18X5 remains in the VCC Power state but automatic switchover becomes available. VBAT falling below  $V_{BATSW}$  has no effect on the power state as long as VCC remains above  $V_{CCSWF}$ . If VCC falls below the  $V_{CCSWF}$  voltage while VBAT is above  $V<sub>BATSW</sub>$  the AM18X5 switches to the VBAT Power state. VCC rising above  $V<sub>CCSWR</sub>$  returns the AM18X5 to the VCC Power state. There is hysteresis in the rising and falling VCC thresholds to ensure that the AM18X5 does not switch back and forth between the supplies if VCC is near the thresholds.  $V_{\text{CCSWF}}$  and  $V_{\text{CCSWR}}$  are independent of the VBAT voltage and allow the AM18X5 to minimize the current drawn from the VBAT supply by switching to VBAT only at the point where VCC is no longer able to power the device.

If the AM18X5 is in the VBAT Power state and VBAT falls below  $V_{BATRST}$ , the AM18X5 will return to the POR state.



Whenever the AM18X5 enters the VBAT Power state, the BAT flag in the Status Register (see 0x0F - Status (Read Only)) is set and may be polled by software. If the XT oscillator is selected and the AOS bit (see 0x1C - Oscillator Control) is set, the AM18X5 will automatically switch to the RC oscillator in the VBAT Power state in order to conserve battery power. If the IOBM bit (see 0x27 – Batmode IO Register) is clear, the  $1<sup>2</sup>C$  or SPI interface is disabled in the VBAT Power state in order to prevent erroneous accesses to the AM18X5 if the bus master loses power.

## *5.13.1 Battery Low Flag and Interrupt*

If the VBAT voltage drops below the Falling Threshold selected by the BREF field (see 0x21 - BREF Control), the BL flag in the Status Register (see 0x0F - Status (Read Only)) is set. If the BLIE interrupt enable bit (see 0x12 - Interrupt Mask) is set, the IRQ interrupt is generated. This allows software to determine if a backup battery has been drained. Note that the BPOL bit must be set to 0. The algorithm in the Analog Comparator section should be used when configuring the BREF value.

If the VBAT voltage is above the rising voltage which corresponds to the current BREF setting, BBOD will be set. At that point the VBAT voltage must fall below the falling voltage in order to clear the BBOD bit, set the BAT flag and generate a falling edge BL interrupt. If BBOD is clear, the VBAT voltage must rise above the rising voltage in order to clear the BBOD bit and generate a rising edge BL interrupt.

## *5.13.2 Analog Comparator*

If a backup battery is not required, the VBAT pin may be used as an analog comparator input. The voltage comparison level is set by the BREF field. If the BPOL bit is 0, the BL flag will be set when the VBAT voltage crosses from above the BREF Falling Threshold to below it. If the BPOL bit is 1, the BL flag will be set when the VBAT voltage crosses from below the BREF Rising Threshold to above it. The BBOD bit in the Analog Status Register (see 0x2F – Analog Status Register (Read Only)) may be read to determine if the VBAT voltage is currently above the BREF threshold (BBOD = 1) or below the threshold (BBOD = 0).

There is a reasonably large delay (on the order of seconds) between changing the BREF field and a valid value of the BBOD bit. Therefore, the algorithm for using the Analog Comparator should comprise the following steps:

- 1. Set the BREF and BPOL fields to the desired values.
- 2. Wait longer than the maximum  $t_{BREF}$  time.
- 3. Clear the BL flag, which may have been erroneously set as BBOD settles.
- 4. Check the BBOD bit to ensure that the VBAT pin is at a level for which an interrupt can occur. If a falling interrupt is desired (BPOL = 0), BBOD should be 1. If a rising interrupt is desired (BPOL = 1), BBOD should be 0.

If the comparison voltage on the VBAT pin can remain when VCC goes to 0, it is recommended that a Software Reset be generated to the AM18X5 after power up.

## *5.13.3 Pin Control and Leakage Management*

Like most ICs, the AM18X5 may draw unnecessary leakage current if an input pin floats to a value near the threshold or an output pin is pulled to a power supply. Because external devices may be powered from VCC, extra care must be taken to ensure that any input or output pins are handled correctly to avoid extraneous leakage when VCC goes away and the AM18X5 is powered from VBAT. The Output Control register (see 0x30 – Output Control Register), the Batmode IO register (see 0x27 – Batmode IO Register) and the Extension RAM Address register (see 0x3F - Extension RAM Address) include bits to manage this leakage, which should be used as follows:

1. EXBM should be cleared if the EXTI pin is connected to a device which is powered down when the AM18X5 is in the VBAT Power state.



- 2. WDBM should be cleared if the WDI pin is connected to a device which is powered down when the AM18X5 is in the VBAT Power state.
- 3. O4BM should be cleared if the CLKOUT/nIRQ3 pin is connected to a device which is powered down when the AM18X5 is in the VBAT Power state.
- 4. IOBM should be cleared if the I<sup>2</sup>C or SPI bus master is powered down when the AM18X5 is in the VBAT Power state.

# <span id="page-46-2"></span>*5.13.4 Power Up Timing*

When the voltage levels on both the VCC and VBAT signals drop below  $V_{CCRST}$ , the AM18X5 will enter the POR state. Once VCC rises above  $V_{CCST}$ , the AM18X5 will enter the VCC Power state. I/O accesses via the I<sup>2</sup>C or SPI interface will be disabled for a period of  $t_{VH:FOUT}$ . The FOUT/nIRQ pin will be low at power up, and will go high when t<sub>VH:FOUT</sub> expires. Software should poll the FOUT/nIRQ value to determine when the AM18X5 may be accessed. [Figure 32](#page-46-0) illustrates the timing of a power down/up operation.



**Figure 32. Power Up Timing**

# <span id="page-46-0"></span>**5.14 Reset Summary**

<span id="page-46-1"></span>The AM18X5 controls the nRST output in a variety of ways, as shown in [Table 17](#page-46-1). The assertion of nRST is a low signal if the RSP bit is 0, and the assertion is high if RSP is 1. RSP always powers up as a zero so that on power nRST is always asserted low.



#### **Table 17: Reset Summary**

## *5.14.1 Power Up Reset*

When the AM18X5 powers up (see [Power Up Timing\)](#page-46-2) FOUT/nIRQ and nRST will be asserted low until I/O accesses are enabled. At that point FOUT/nIRQ will go high, and nRST will continue to be asserted for the



delay t<sub>VH:NRST</sub>, and will then be deasserted. [Figure 33](#page-47-0) illustrates the reset timing on Power Up. Software should sample the FOUT/nIRQ signal prior to accessing the AM18X5.



**Figure 33. Power Up Reset Timing**

# <span id="page-47-0"></span>*5.14.2 nEXTR*

If the RS1E bit is set, nRST will be asserted whenever the nEXTR input pin is low. If no other sources are asserting nRST, the nRST pin will be deasserted immediately upon nEXTR going high with no delay. The RS1E bit is initialized to 1 so nEXTR is enabled. For reset purposes, nEXTR can be connected to the reset output of other devices to provide a reset ORing function.

## *5.14.3 Watchdog Timer*

If the WDS bit is 1, expiration of the Watchdog Timer (see [Watchdog Timer](#page-37-1)) will cause nRST to be asserted for approximately 60 ms.

## *5.14.4 Sleep*

If the SLRES bit is set, nRST will be asserted whenever the AM18X5 is in Sleep Mode. Once a trigger is received and the AM18X5 exits Sleep Mode, nRST will continue to be asserted for the  $t_{VH\cdot NRST}$  delay. [Figure 34](#page-47-1) illustrates the timing of this operation.

<span id="page-47-1"></span>



# **5.15 Software Reset**

Software may reset the AM18X5 by writing the special value of 0x3C to the Configuration Key register at offset 0x1F. This will provide the equivalent of a power on reset by initializing all of the AM18X5 registers. A software reset will not cause the nRST signal the be asserted.

# **5.16 Sleep Control**

The AM18X5 includes a sophisticated Sleep Control system that allows the AM18X5 to manage power for other chips in a system. The Sleep Control system provides two outputs which may be used for system power control:

- 1. A reset (nRST) may be generated to put any host controller into a minimum power mode and to control sequencing during power up and power down operations.
- 2. A power switch signal may be generated (PWR), which allows the AM18X5 to completely power down other chips in a system by allowing the PSW/nIRQ2 pin to float. The OUT2S field must be set to a value of 6 to select the SLEEP output. When using the PWR output, PSW/nIRQ2 is configured as an open drain pin with approximately 1  $\Omega$  resistance. This allows the AM18X5 to directly switch power with no external components for small systems, or to control a single external transistor for higher current switching. The low resistance power switch is enabled by setting the PWR2 bit. If the  $I^2C$  or SPI master (i.e., the host controller) is powered down by the power switch, the PWGT bit should be set to ensure that a floating bus does not corrupt the AM18X5.
- 3. If OUT2S is 6 but the PWR2 bit is not set, PSW/nIRQ2 will be configured as a high true Sleep output which may be used as an interrupt.

The Sleep state machine in [Figure 35](#page-49-0) receives several inputs which it uses to determine the current Sleep State:

- 1. POR the indicator that power is valid, i.e. the AM18X5 is in either the VCC Power state or the VBAT Power state.
- 2. SLP the Sleep Request signal which is generated by a software access to the Sleep Register
- 3. TRIG the OR of the enabled interrupt request from the Alarm comparison in the RTC, the interrupt signal from the Countdown Timer in the RTC, the interrupt signal from the Watchdog Timer in the RTC, the External Interrupt 1 or 2 pins, the Battery Low detection interrupt, the Autocalibration Fail interrupt or the Oscillator Fail interrupt.
- 4. TIM the timeout signal from the SL Timeout counter, indicating that it has decremented to 0.

## *5.16.1 RUN*

RUN is the normal operating state of the AM18X5. PWR and nRST are not asserted, SLP is 0, and SLST holds the state of the previous Sleep. SLST should be cleared by software before entering the SWAIT state.

## *5.16.2 SWAIT*

Software can put the chip to sleep by setting the SLP bit, as long as a valid interrupt is enabled (see [SLP](#page-49-1)  [Protection\)](#page-49-1) indicated by VAL being asserted. If SLTO is between 1 and 7, the SM moves to the SWAIT state and waits for between SLTO and (SLTO+1) ~8 ms periods. This allows software to perform additional cleanup after setting SLP before the MCU is shut down. Operation is the same in SWAIT as it is in RUN, and if an enabled operational interrupt occurs (TRIG) the SM returns to the RUN state and clears the SLP bit. PWR and nRST are not asserted, SLP is 1, and SLST is 0.

If SLTO is set to 0, the SM moves immediately to the SLEEP state. If the MCU is configured to be powered down in Sleep Mode, the I/O operation to write the Sleep Register must be the last instruction executed by the MCU.



## *5.16.3 SLEEP*

Once the programmed number of periods has elapsed in the SWAIT state, the TIM signal is asserted and the machine moves to the SLEEP state, putting the AM18X5 into Sleep Mode. In this case the PWR signal is removed, and nRST is asserted if SLRES is set. Once an enabled operational interrupt occurs (TRIG), the SM returns to the RUN state, reenables power and removes reset as appropriate. The SLST register bit is set when the SLEEP state is entered, allowing software to determine if a SLEEP has occurred.



**Figure 35. Sleep State Machine**

## <span id="page-49-1"></span><span id="page-49-0"></span>*5.16.4 SLP Protection*

Since going into Sleep Mode may prevent an MCU from accessing the AM18X5, it is critical to ensure that the AM18X5 can receive a TRIG signal. To guarantee this, the SLP signal cannot be set unless the STOP bit is 0 and at least one of the following conditions exists:

- 1. The AIE bit is 1, enabling an Alarm interrupt.
- 2. The TIE and the TE bits are 1, enabling a Countdown Timer interrupt.
- 3. The EX1E or EX2E bits are a 1, enabling an External interrupt.
- 4. The BMB field is not zero and the WDS bit is zero, enabling a Watchdog Interrupt.

In addition, SLP cannot be set if there is an interrupt pending. Software should read the SLP bit after attempting to set it. If SLP is not asserted, the attempt to set SLP was unsuccessful either because a correct trigger was not enabled or because an interrupt was already pending. Once SLP is set, software



should continue to poll it until the Sleep actually occurs, in order to handle the case where a trigger occurs before the AM18X5AB18XX enters Sleep Mode.

# *5.16.5 OUT2S, OUTB and LKO2*

If the OUT2S field is set to the initial value of 7, the PSW/nIRQ2 pin will be driven with the value of the OUTB bit which is initially zero. If this pin is used as the power switch, setting OUTB will remove power from the system and may prevent further access to the AM18X5. In order to ensure that this does not happen inadvertently, the LKO2 bit must be cleared in order to change the OUTB bit to a 1. Note that in this power switch environment the OUT2S register field must not be written to any value other than 6 or 7, even if the PSW/nIRQ2 pin would remain at zero, because it is possible that a short high pulse could be generated on the PSW/nIRQ2 pin which could create a power down.

## *5.16.6 Pin Control and Leakage Management*

Like most ICs, the AM18X5 may draw unnecessary leakage current if an input pin floats to a value near the threshold or an output pin is pulled to a power supply. Because Sleep Mode can power down external devices connected to the AM18X5, extra care must be taken to ensure that any input or output pins are handled correctly to avoid extraneous leakage. The Output Control register includes bits to manage this leakage, which should be used as follows:

- 1. EXDS should be set if the EXTI pin is connected to a device which is powered down in Sleep Mode.
- 2. WDDS should be set if the WDI pin is connected to a device which is powered down in Sleep Mode.
- 3. O1EN should be cleared if the FOUT/nIRQ pin is connected to a device which is powered down in Sleep Mode.
- 4. O3EN should be cleared if the nTIRQ pin is connected to a device which is powered down in Sleep Mode  $(I^2C$  devices only).
- 5. O4EN should be cleared if the CLKOUT/nIRQ3 pin is connected to a device which is powered down in Sleep Mode.
- 6. RSEN should be cleared if the nRST pin is connected to a device which is powered down in Sleep Mode.

## **5.17 System Power Control Applications**

The AM18X5 enables a variety of system implementations in which the AM18X5 can control power usage by other elements in the system. This is typically used when the entire system is powered from a battery and minimizing total power usage is critical. See *Abracon Application Note AN0001 –* AM18X5 *Family System Power Management* for more details.

## *5.17.1 VSS Power Switched*

[Figure 36](#page-51-0) illustrates the recommended implementation, in which the internal power switch of the AM18X5 is used to completely turn off the MCU and/or other system elements. In this case the PSW/nIRQ2 output is configured to generate the SLEEP function, and the SLRES bit is set to 0. Under normal circumstances, the PSW/nIRQ2 pin is pulled to VSS with approximately 1 Ω of resistance, so that the MCU receives full power. The MCU initiates a SLP operation, and when the AM18X5 enters the SLEEP state the PSW/ nIRQ2 pin is opened and power is completely removed from the MCU. This results in significant additional power savings relative to the other alternatives.

The AM18X5 normally powers up selecting the OUTB register bit to drive the PSW/nIRQ2 pin, and the OUTB bit is zero. This ensures that the power switch is enabled at power up. If the power switch function is



used, software should only change the PSW/nIRQ2 selection between OUTB (0b111) and SLEEP (0b110) to ensure no glitches occur in the power switching function.



**Figure 36. Switched VSS Power Control**

# <span id="page-51-0"></span>*5.17.2 VCC Power Switched*

[Figure 37](#page-51-1) illustrates the application in which an external transistor switch T is used to turn off power to the MCU. The SLP function operates identically to the VSS switched case above, but this implementation allows switching higher current and maintains a common ground. R can be on the order of megohms, so that negligible current is drawn when the circuit is active and PSW/nIRQ2 is low.



**Figure 37. Switched VCC Power Control**

## <span id="page-51-1"></span>*5.17.3 Reset Driven*

[Figure 38](#page-52-0) illustrates the application in which the AM18X5 communicates with the system MCU using the reset function. In this case the MCU sets the SLRES bit so that when the AM18X5 enters the SLEEP state, it brings nRST low to reset the MCU, and initiates a SLP operation. When the trigger occurs, the AM18X5 releases the MCU from reset, and may also generate an interrupt which the MCU can query to determine



how reset was exited. Since some MCUs use much less power when reset, this implementation can save system power.



**Figure 38. Reset Driven Power Control**

<span id="page-52-0"></span>One potential issue with this approach is that many MCUs include internal pull-up resistors on their reset inputs, and the current drawn through that resistor when the reset input is held low is generally much higher than the MCU would draw in its inactive state. Any pull-up resistor should be disabled and the nRST output of the AM18X5 should be configured as a push-pull output.

## *5.17.4 Interrupt Driven*

[Figure 39](#page-52-1) illustrates the simplest application, in which the AM18X5 communicates with the system MCU using an interrupt. The MCU can go into standby mode, reducing power somewhat, until the AM18X5 generates an interrupt based on an alarm or a timer function.



**Figure 39. Interrupt Driven Power Control**

# <span id="page-52-1"></span>**5.18 Trickle Charger**

The devices supporting the VBAT pin include a trickle charging circuit which allows a battery or supercapacitor connected to the VBAT pin to be charged from the power supply connected to the VCC pin. The circuit of the Trickle Charger is shown in [Figure](#page-53-0) 40. The Trickle Charger configuration is controlled by the Trickle register (see 0x20 - Trickle). The Trickle Charger is enabled if a) the TCS field is 1010, b) the DIODE field is 01 or 10 and c) the ROUT field is not 00. A diode, with a typical voltage drop of 0.6V, is inserted in the charging path if DIODE is 10. A Schottky diode, with a typical voltage drop of 0.3V, is



inserted in the charging path if DIODE is 01. The series current limiting resistor is selected by the ROUT field as shown in the figure.





# <span id="page-53-0"></span>**6. Registers**

Registers are accessed by selecting a register address and then performing read or write operations. Multiple reads or writes may be executed in a single access, with the address automatically incrementing after each byte. [Table 18](#page-54-0) and [Table 19](#page-55-0) summarize the function of each register. In [Table 18](#page-54-0), the GPx bits (where x is between 0 and 27) are 28 register bits which may be used as general purpose storage. These bits are described in the sections below. All of the GPx bits are cleared when the AM18X5 powers up and they can therefore be used to allow software to determine if a true Power On Reset has occurred or hold other initialization data.



# **6.1 Register Definitions and Memory Map**

# **Table 18: Register Definitions (0x00 to 0x0F)**

<span id="page-54-0"></span>



# **Table 19: Register Definitions (0x10 to 0xFF)**

<span id="page-55-0"></span>



# **6.2 Time and Date Registers**

## *6.2.1 0x00 - Hundredths*

This register holds the count of hundredths of seconds, in two binary coded decimal (BCD) digits. Values will be from 00 to 99. Note that in order to divide from 32.786 kHz, the hundredths register will not be fully accurate at all times but will be correct every 500 ms. Maximum jitter of this register will be less than 1 ms. The Hundredths Counter is not valid if the 128 Hz RC Oscillator is selected.

#### **Table 20: Hundredths Register**



#### **Table 21: Hundredths Register Bits**



## *6.2.2 0x01 - Seconds*

This register holds the count of seconds, in two binary coded decimal (BCD) digits. Values will be from 00 to 59.

#### **Table 22: Seconds Register**



#### **Table 23: Seconds Register Bits**



## *6.2.3 0x02 - Minutes*



This register holds the count of minutes, in two binary coded decimal (BCD) digits. Values will be from 00 to 59.



#### **Table 24: Minutes Register**

#### **Table 25: Minutes Register Bits**



#### *6.2.4 0x03 - Hours*

This register holds the count of hours, in two binary coded decimal (BCD) digits. Values will be from 00 to 23 if the 12/24 bit (see [0x10 - Control1](#page-64-0)) is clear. If the 12/24 bit is set, the AM/PM bit will be 0 for AM hours and 1 for PM hours, and hour values will range from 1 to 12.

#### **Table 26: Hours Register (12 Hour Mode)**



#### **Table 27: Hours Register Bits (12 Hour Mode)**



#### **Table 28: Hours Register (24 Hour Mode)**





#### **Table 28: Hours Register (24 Hour Mode)**



#### **Table 29: Hours Register Bits (24 Hour Mode)**



#### *6.2.5 0x04 - Date*

This register holds the current day of the month, in two binary coded decimal (BCD) digits. Values will range from 01 to 31. Leap years are correctly handled from 1900 to 2199.

#### **Table 30: Date Register**



#### **Table 31: Date Register Bits**



## *6.2.6 0x05 - Months*

This register holds the current month, in two binary coded decimal (BCD) digits. Values will range from 01 to 12.



#### **Table 32: Months Register**



#### **Table 33: Months Register Bits**



## *6.2.7 0x06 - Years*

This register holds the current year, in two binary coded decimal (BCD) digits. Values will range from 00 to 99.

#### **Table 34: Years Register**



## **Table 35: Years Register Bits**



## *6.2.8 0x07 - Weekday*

This register holds the current day of the week. Values will range from 0 to 6.

#### **Table 36: Weekdays Register**



#### **Table 37: Weekdays Register Bits**





#### **Table 37: Weekdays Register Bits**



# **6.3 Alarm Registers**

#### *6.3.1 0x08 - Hundredths Alarm*

This register holds the alarm value for hundredths of seconds, in two binary coded decimal (BCD) digits. Values will range from 00 to 99.

#### **Table 38: Hundredths Alarm Register**



#### **Table 39: Hundredths Alarm Register Bits**



## *6.3.2 0x09 - Seconds Alarm*

This register holds the alarm value for seconds, in two binary coded decimal (BCD) digits. Values will range from 00 to 59.

#### **Table 40: Seconds Alarm Register**



#### **Table 41: Seconds Alarm Register Bits**





#### **Table 41: Seconds Alarm Register Bits**



#### *6.3.3 0x0A - Minutes Alarm*

This register holds the alarm value for minutes, in two binary coded decimal (BCD) digits. Values will range from 00 to 59.

#### **Table 42: Minutes Alarm Register**



#### **Table 43: Minutes Alarm Register Bits**



## *6.3.4 0x0B - Hours Alarm*

This register holds the alarm value for hours, in two binary coded decimal (BCD) digits. Values will range from 00 to 23 if the 12/24 bit (see [0x10 - Control1](#page-64-0)) is clear. If the 12/24 bit is set, the AM/PM bit will be 0 for AM hours and 1 for PM hours, and hour values will be from 1 to 12.

#### **Table 44: Hours Alarm Register (12 Hour Mode)**



#### **Table 45: Hours Alarm Register Bits (12 Hour Mode)**





#### **Table 45: Hours Alarm Register Bits (12 Hour Mode)**



#### **Table 46: Hours Alarm Register (24 Hour Mode)**



#### **Table 47: Hours Alarm Register Bits (24 Hour Mode)**



## *6.3.5 0x0C - Date Alarm*

This register holds alarm value for the date, in two binary coded decimal (BCD) digits. Values will range from 01 to 31. Leap years are correctly handled from 1900 to 2199.

#### **Table 48: Date Alarm Register**



#### **Table 49: Date Alarm Register Bits**



# ambio micro

## *6.3.6 0x0D - Months Alarm*

This register holds alarm value for months, in two binary coded decimal (BCD) digits. Values will range from 01 to 12.



#### **Table 50: Months Alarm Register**

#### **Table 51: Months Alarm Register Bits**



## *6.3.7 0x0E - Weekday Alarm*

This register holds the alarm value for the day of the week. Values will range from 0 to 6.

#### **Table 52: Weekdays Alarm Register**



#### **Table 53: Weekdays Alarm Register Bits**



# **6.4 Configuration Registers**

## *6.4.1 0x0F - Status (Read Only)*

This register holds a variety of status bits. The register may be written at any time to clear or set any status flag. If the ARST bit is set, any read of the Status Register will clear all of the bits except the CB bit.

#### **Table 54: Status Register**



#### **Table 55: Status Register Bits**



## <span id="page-64-0"></span>*6.4.2 0x10 - Control1*

This register holds some major control signals.

#### **Table 56: Control1 Register**





## **Table 57: Control1 Register Bits**



## *6.4.3 0x11 - Control2*

This register holds additional control and configuration signals for the flexible output pins FOUT/nIRQ and PSW/nIRQ2. Note that PSW/nIRQ2 and FOUT/nIRQ are open drain outputs.

## **Table 58: Control2 Register**



#### **Table 59: Control2 Register Bits**





## **Table 60: PSW/nIRQ2 Pin Control**

<span id="page-66-0"></span>

## **Table 61: FOUT/nIRQ Pin Control**

<span id="page-66-1"></span>

# *6.4.4 0x12 - Interrupt Mask*

This register holds the interrupt enable bits and other configuration information.

#### **Table 62: Interrupt Mask Register**



## **Table 63: Interrupt Mask Register Bits**





## **Table 63: Interrupt Mask Register Bits**



#### *6.4.5 0x13 - SQW*

This register holds the control signals for the square wave output. Note that some frequency selections are not valid if the 128 Hz RC Oscillator is selected.





#### **Table 65: SQW Register Bits**



<span id="page-68-0"></span>



# **Table 66: Square Wave Function Select**



# **6.5 Calibration Registers**

## *6.5.1 0x14 - Calibration XT*

This register holds the control signals for a digital calibration function of the XT Oscillator.

#### **Table 67: Calibration XT Register**



#### **Table 68: Calibration XT Register Bits**



## *6.5.2 0x15 - Calibration RC Upper*

This register holds the control signals for the fine digital calibration function of the low power RC Oscillator. This register is initialized with a factory value which calibrates the RC Oscillator to 128 Hz.

#### **Table 69: Calibration RC Upper Register**



#### **Table 70: Calibration RC Upper Register Bits**



## **Table 71: CMDR Function**

<span id="page-69-0"></span>



## **Table 71: CMDR Function**



## *6.5.3 0x16 - Calibration RC Lower*

This register holds the lower 8 bits of the OFFSETR field for the digital calibration function of the low power RC Oscillator. This register is initialized with a factory value which calibrates the RC Oscillator to 128 Hz.

#### **Table 72: Calibration RC Lower Register**



#### **Table 73: Calibration RC Lower Register Bits**



## **6.6 Sleep Control Register**

## *6.6.1 0x17 - Sleep Control*

This register controls the Sleep function of the Power Control system.

#### **Table 74: Sleep Control Register**



#### **Table 75: Sleep Control Register Bits**





#### **Table 75: Sleep Control Register Bits**



## **6.7 Timer Registers**

## *6.7.1 0x18 - Countdown Timer Control*

This register controls the Countdown Timer function. Note that the 00 frequency selection is slightly different depending on whether the 32.786 kHz XT Oscillator or the 128 Hz RC Oscillator is selected. In some RC Oscillator modes, the interrupt pulse output is specified as RCPLS. In these cases the interrupt output will be a short negative going pulse which is typically between 100 and 400  $\mu$ s. This allows control of external devices which require pulses shorter than the minimum 7.8 ms pulse created directly by the RC Oscillator.







#### **Table 77: Countdown Timer Control Register Bits**


#### **Table 78: Repeat Function**







## *6.7.2 0x19 - Countdown Timer*



This register holds the current value of the Countdown Timer. It may be loaded with the desired starting value when the Countdown Timer is stopped.

#### **Table 80: Countdown Timer Register**



#### **Table 81: Countdown Timer Register Bits**



#### *6.7.3 0x1A - Timer Initial Value*

This register holds the value which will be reloaded into the Countdown Timer when it reaches zero if the TRPT bit is a 1. This allows for periodic timer interrupts, and a period of (Timer\_initial + 1)  $*(1)$ Countdown\_frequency).

#### **Table 82: Timer Initial Value Register**



#### **Table 83: Timer Initial Value Register Bits**



## *6.7.4 0x1B - Watchdog Timer*

This register controls the Watchdog Timer function.

#### **Table 84: Watchdog Timer Register**





#### **Table 84: Watchdog Timer Register**



#### **Table 85: Watchdog Timer Register Bits**



#### **Table 86: Watchdog Timer Frequency Select**



## <span id="page-74-0"></span>**6.8 Oscillator Registers**

#### *6.8.1 0x1C - Oscillator Control*

This register controls the overall Oscillator function. It may only be written if the Configuration Key register contains the value 0xA1. An Autocalibration cycle is initiated immediately whenever this register is written with a value in the ACAL field which is not zero.

#### **Table 87: Oscillator Control Register**



#### **Table 88: Oscillator Control Register Bits**





#### **Table 88: Oscillator Control Register Bits**



## *6.8.2 0x1D – Oscillator Status Register*

This register holds several miscellaneous bits used to control and observe the oscillators.

#### **Table 89: Oscillator Status Register**



#### **Table 90: Oscillator Status Register Bits**



## **6.9 Miscellaneous Registers**

## *6.9.1 0x1F - Configuration Key*



This register contains the Configuration Key, which must be written with specific values in order to access some registers and functions. The Configuration Key is reset to 0x00 on any register write.

#### **Table 91: Configuration Key Register**



#### **Table 92: Configuration Key Register Bits**



- 1. Writing a value of 0xA1 enables write access to the Oscillator Control register
- 2. Writing a value of 0x3C does not update the Configuration Key register, but generates a Software Reset (see Software Reset).
- 3. Writing a value of 0x9D enables write access to the Trickle Register (0x20), the BREF Register (0x21), the AFCTRL Register (0x26), the Batmode I/O Register (0x27) and the Output Control Register (0x30).

## **6.10 Analog Control Registers**

#### *6.10.1 0x20 - Trickle*

This register controls the Trickle Charger. The Key Register must be written with the value 0x9D in order to enable access to this register.



#### **Table 93: Trickle Register**

#### **Table 94: Trickle Register Bits**



<span id="page-77-0"></span>



#### **Table 95: Trickle Charge Output Resistor**

## *6.10.2 0x21 - BREF Control*

This register controls the reference voltages used in the Wakeup Control system. The Key Register must be written with the value 0x9D in order to enable access to this register.

#### **Table 96: BREF Control Register**



#### **Table 97: BREF Control Register Bits**



#### **Table 98: VBAT Reference Voltage**

<span id="page-77-1"></span>

#### *6.10.3 0x26 – AFCTRL*

This register holds the enable code for the Autocalibration Filter (AF) filter capacitor connected to the AF pin. Writing the value 0xA0 to this register enables the AF pin. Writing the value 0x00 to this register



disables the AF pin. No other value may be written to this register. The Configuration Key Register must be written with the value 0x9D prior to writing the AFCTRL Register.

#### **Table 99: AFCTRL Register**



#### **Table 100: AFCTRL Register Bits**



## *6.10.4 0x27 – Batmode IO Register*

This register holds the IOBM bit which controls the enabling and disabling of the I/O interface when a Brownout Detection occurs. It may only be written if the Configuration Key register contains the value 0x9D. All undefined bits must be written with 0.

#### **Table 101: Batmode IO Register**



#### **Table 102: Batmode IO Register Bits**



## *6.10.5 0x2F – Analog Status Register (Read Only)*

This register holds eight status bits which indicate the voltage levels of the VCC and VBAT power inputs.

#### **Table 103: Analog Status Register**





#### **Table 103: Analog Status Register**



#### **Table 104: Analog Status Register Bits**



#### *6.10.6 0x30 – Output Control Register*

This register holds bits which control the behavior of the I/O pins under various power down conditions. The Key Register must be written with the value 0x9D in order to enable access to this register.

#### **Table 105: Output Control Register**



#### **Table 106: Output Control Register Bits**





## **6.11 ID Registers**

## *6.11.1 0x28 – ID0 - Part Number Upper Register (Read Only)*

This register holds the upper eight bits of the part number in BCD format, which is always 0x18 for the AM18X5 family.



#### **Table 107: 28 – ID0 – Part Number Upper Register**

## *6.11.2 0x29 – ID1 - Part Number Lower Register (Read Only)*

This register holds the lower eight bits of the part number in BCD format.

#### **Table 108: 28 – ID1 – Part Number Lower Register**



## *6.11.3 0x2A – ID2 - Part Revision (Read Only)*

This register holds the Revision number of the part.

#### **Table 109: 2A – ID2 – Part Revision Register**



#### **Table 110: 2A – ID2 – Part Revision Register Bits**





## *6.11.4 0x2B – ID3 – Lot Lower (Read Only)*

This register holds the lower 8 bits of the manufacturing lot number.

#### **Table 111: 2B – ID3 – Lot Lower Register**



#### **Table 112: 2B – ID3 – Lot Lower Register Bits**



## *6.11.5 0x2C – ID4 – ID Upper (Read Only)*

This register holds part of the manufacturing information of the part, including bit 9 of the manufacturing lot number and the upper 7 bits of the unique part identifier. The 15-bit ID field contains a unique value for each AM18X5 part.

#### **Table 113: 2C – ID4 – ID Upper Register**



#### **Table 114: 2C – ID4 – ID Upper Register Bits**



## *6.11.6 0x2D – ID5 – Unique Lower (Read Only)*

This register holds the lower 8 bits of the unique part identifier. The 15-bit ID field contains a unique value for each AM18X5 part.



#### **Table 115: 2D – ID5 – ID Lower Register**



#### **Table 116: 2D – ID5 – ID Lower Register Bits**



## *6.11.7 0x2E – ID6 – Wafer (Read Only)*

#### **Table 117: 2E – ID6 – Wafer Register**



#### **Table 118: 2E – ID6 – Wafer Register Bits**



## **6.12 Ram Registers**

#### *6.12.1 0x3F - Extension RAM Address*

This register controls access to the Extension RAM, and includes some miscellaneous control bits.

**Table 119: 3F – Extension RAM Address Register**

| <b>Bit</b> |      |             |             |             | $\sim$      |             |             |  |
|------------|------|-------------|-------------|-------------|-------------|-------------|-------------|--|
| Name       | O4BM | <b>BPOL</b> | <b>WDIN</b> | <b>EXIN</b> | <b>RSVD</b> | <b>XADA</b> | <b>XADS</b> |  |
| Reset      |      |             | Read Only   |             | υ           | ັ           |             |  |



#### **Table 120: 3F – Extension RAM Address Register Bits**





#### **Table 120: 3F – Extension RAM Address Register Bits**

## *6.12.2 0x40 - 0x7F – Standard RAM*

64 bytes of RAM space which may be accessed in either I<sup>2</sup>C or SPI interface mode. The data in the RAM is held when using battery power. The upper 2 bits of the RAM address are taken from the XADS field, and the lower 6 bits are taken from the address offset, supporting a total RAM of 256 bytes. The initial values of the RAM locations are undefined.

## *6.12.3 0x80 - 0xFF – Alternate RAM*

128 bytes of RAM which may be accessed only in  ${}^{12}C$  interface mode. The data in the RAM is held when using battery power. The upper bit of the RAM address is taken from the XADA field, and the lower 7 bits are taken from the address offset, supporting a total RAM of 256 bytes. The initial values of the RAM locations are undefined.



# **7. Package Mechanical Information**

[Figure 41](#page-84-0) illustrates the package mechanical information.





EXAMPLE SOLDER STENCIL



Drawing Notes:

- 1. All dimensions are in millimeters.
- 2. These drawings are subject to change without notice.
- 3. Quad Flat-pack, No-leads (QFN) package configuration.
- 4. The package thermal pad must be soldered to the board for connectivity and mechanical performance .
- <span id="page-84-0"></span>5. Customers should contact their board fabricator for minimum solder mask tolerances between signal pads.

**Figure 41. Package Mechanical Diagram**



# **8. Reflow Profile**

[Figure 42](#page-85-0) illustrates the reflow soldering requirements.







<span id="page-85-0"></span>



# **9. Ordering Information**

#### **Table 122: Ordering Information**



exceed 0.1% by weight in raw homogeneous materials. The package was designed to be soldered at high temperatures (per reflow profile) and can be used in specified lead-free processes.

(2) Moisture Sensitivity Level rating according to the JEDEC J-STD-020D industry standard classifications.

# **10. Document Revision History**

#### **Table 123: Document Revision History**





## **Table 123: Document Revision History**





## **11. Contact Information**



## **12. Legal Information and Disclaimers**

AMBIQ MICRO INTENDS FOR THE CONTENT CONTAINED IN THE DOCUMENT TO BE ACCURATE AND RELIABLE. THIS CONTENT MAY, HOW-EVER, CONTAIN TECHNICAL INACCURACIES, TYPOGRAPHICAL ERRORS OR OTHER MISTAKES. AMBIQ MICRO MAY MAKE CORRECTIONS<br>OR OTHER CHANGES TO THIS CONTENT AT ANY TIME. AMBIQ MICRO AND ITS SUPPLIERS RESERVE THE RIGHT TO MAKE CORRECTIO MODIFICATIONS, ENHANCEMENTS, IMPROVEMENTS AND OTHER CHANGES TO ITS PRODUCTS, PROGRAMS AND SERVICES AT ANY TIME OR TO DISCONTINUE ANY PRODUCTS, PROGRAMS, OR SERVICES WITHOUT NOTICE.

THE CONTENT IN THIS DOCUMENT IS PROVIDED "AS IS". AMBIQ MICRO AND ITS RESPECTIVE SUPPLIERS MAKE NO REPRESENTATIONS ABOUT THE SUITABILITY OF THIS CONTENT FOR ANY PURPOSE AND DISCLAIM ALL WARRANTIES AND CONDITIONS WITH REGARD TO THIS CONTENT, INCLUDING BUT NOT LIMITED TO, ALL IMPLIED WARRANTIES AND CONDITIONS OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE, TITLE AND NON-INFRINGEMENT OF ANY THIRD PARTY INTELLECTUAL PROPERTY RIGHT.

AMBIQ MICRO DOES NOT WARRANT OR REPRESENT THAT ANY LICENSE, EITHER EXPRESS OR IMPLIED, IS GRANTED UNDER ANY PAT-ENT RIGHT, COPYRIGHT, MASK WORK RIGHT, OR OTHER INTELLECTUAL PROPERTY RIGHT OF AMBIQ MICRO COVERING OR RELATING TO THIS CONTENT OR ANY COMBINATION, MACHINE, OR PROCESS TO WHICH THIS CONTENT RELATE OR WITH WHICH THIS CONTENT MAY BE USED.

USE OF THE INFORMATION IN THIS DOCUMENT MAY REQUIRE A LICENSE FROM A THIRD PARTY UNDER THE PATENTS OR OTHER INTEL-LECTUAL PROPERTY OF THAT THIRD PARTY, OR A LICENSE FROM AMBIQ MICRO UNDER THE PATENTS OR OTHER INTELLECTUAL PROP-ERTY OF AMBIQ MICRO.

INFORMATION IN THIS DOCUMENT IS PROVIDED SOLELY TO ENABLE SYSTEM AND SOFTWARE IMPLEMENTERS TO USE AMBIQ MICRO PRODUCTS. THERE ARE NO EXPRESS OR IMPLIED COPYRIGHT LICENSES GRANTED HEREUNDER TO DESIGN OR FABRICATE ANY INTE-GRATED CIRCUITS OR INTEGRATED CIRCUITS BASED ON THE INFORMATION IN THIS DOCUMENT. AMBIQ MICRO RESERVES THE RIGHT TO MAKE CHANGES WITHOUT FURTHER NOTICE TO ANY PRODUCTS HEREIN. AMBIQ MICRO MAKES NO WARRANTY, REPRESENTATION OR GUARANTEE REGARDING THE SUITABILITY OF ITS PRODUCTS FOR ANY PARTICULAR PURPOSE, NOR DOES AMBIQ MICRO ASSUME ANY LIABILITY ARISING OUT OF THE APPLICATION OR USE OF ANY PRODUCT OR CIRCUIT, AND SPECIFICALLY DISCLAIMS ANY AND ALL LIABILITY, INCLUDING WITHOUT LIMITATION CONSEQUENTIAL OR INCIDENTAL DAMAGES. "TYPICAL" PARAMETERS WHICH MAY BE PRO-VIDED IN AMBIQ MICRO DATA SHEETS AND/OR SPECIFICATIONS CAN AND DO VARY IN DIFFERENT APPLICATIONS AND ACTUAL PERFOR-MANCE MAY VARY OVER TIME. ALL OPERATING PARAMETERS, INCLUDING "TYPICALS" MUST BE VALIDATED FOR EACH CUSTOMER APPLICATION BY CUSTOMER'S TECHNICAL EXPERTS. AMBIQ MICRO DOES NOT CONVEY ANY LICENSE UNDER NEITHER ITS PATENT RIGHTS NOR THE RIGHTS OF OTHERS. AMBIQ MICRO PRODUCTS ARE NOT DESIGNED, INTENDED, OR AUTHORIZED FOR USE AS COMPO-NENTS IN SYSTEMS INTENDED FOR SURGICAL IMPLANT INTO THE BODY, OR OTHER APPLICATIONS INTENDED TO SUPPORT OR SUSTAIN LIFE, OR FOR ANY OTHER APPLICATION IN WHICH THE FAILURE OF THE AMBIQ MICRO PRODUCT COULD CREATE A SITUATION WHERE PERSONAL INJURY OR DEATH MAY OCCUR. SHOULD BUYER PURCHASE OR USE AMBIQ MICRO PRODUCTS FOR ANY SUCH UNINTENDED OR UNAUTHORIZED APPLICATION, BUYER SHALL INDEMNIFY AND HOLD AMBIQ MICRO AND ITS OFFICERS, EMPLOYEES, SUBSIDIARIES, AFFILIATES, AND DISTRIBUTORS HARMLESS AGAINST ALL CLAIMS, COSTS, DAMAGES, AND EXPENSES, AND REASONABLE ATTORNEY FEES ARISING OUT OF, DIRECTLY OR INDIRECTLY, ANY CLAIM OF PERSONAL INJURY OR DEATH ASSOCIATED WITH SUCH UNINTENDED OR UNAUTHORIZED USE, EVEN IF SUCH CLAIM ALLEGES THAT AMBIQ MICRO WAS NEGLIGENT REGARDING THE DESIGN OR MANUFAC-TURE OF THE PART.