# intersil

## Single Phase Core Controller for VR12.6

### ISL95813

The ISL95813 single-phase controller provides a fully compliant VR12.6 power supply solution for Intel™ microprocessors. It provides a tightly regulated output voltage that is programmed through a high speed serial bus interface with the CPU. This interface also allows the CPU to acquire real-time information from the voltage regulator (VR), which includes load current and VR temperature.

Based on Intersil's Robust Ripple Regulator (R3™) technology, the PWM modulator provides faster transient response and settling time when compared against traditional modulation schemes. Its variable frequency topology also allows for natural period stretching discontinuous conduction mode (DCM) for increased efficiency and power savings in light load situations.

The ISL95813 has several other key features that include: DCR current sensing with single NTC thermal compensation; discrete resistor current sensing; differential remote voltage feedback; and user-programmable boot voltage, I<sub>MAX</sub>, T<sub>MAX</sub>, voltage transition slew rate, and switching frequency.

### Features

- Full VR12.6 specification compliance
- Wide input voltage range: 4.6V to 25V
- R3™ control architecture delivers excellent transient response and power state mode transitions
- Current monitor (IMON) with temperature compensation
- VRHOT# indicator for CPU protection
- Digitally selectable switching frequency:
	- 425kHz, 550kHz, 700kHz with ECO and PRO options
- Enhanced light-load efficiency discontinuous conduction mode operation
- Ultra-small 20 lead 3mmx4mm QFN package
- Enable and power-good monitor

### Applications

- Notebook Computers
- Tablets, Ultrabooks™, and AIO

### Related Literature

• **AN1846** Designer's Guide to the ISL95813 Evaluation Board



FIGURE 1. TYPICAL 40Amax, 12.6, APPLICATION DIAGRAM

### Ordering Information



NOTES:

1. Add "-T" suffix for tape and reel. Please refer to **TB347** for details on reel specifications.

2. These Intersil Pb-free plastic packaged products employ special Pb-free material sets, molding compounds/die attach materials, and 100% matte tin plate plus anneal (e3 termination finish, which is RoHS compliant and compatible with both SnPb and Pb-free soldering operations). Intersil Pb-free products are MSL classified at Pb-free peak reflow temperatures that meet or exceed the Pb-free requirements of IPC/JEDEC J STD-020.

3. For Moisture Sensitivity Level (MSL), please see device information page for **ISL95813**. For more information on MSL, please see tech brief TB363.

### Pin Configuration



### Pin Descriptions



### Pin Descriptions (Continued)



#### Absolute Maximum Ratings Thermal Information





#### Recommended Operating Conditions



*CAUTION: Do not operate at or near the maximum ratings listed for extended periods of time. Exposure to such conditions may adversely impact product reliability and result in failures not covered by warranty.*

#### NOTES:

- 4.  $\theta_{JA}$  is measured in free air with the component mounted on a high effective thermal conductivity test board with "direct attach" features. See Tech Brief TB379.
- 5. For  $\theta_{\text{JC}}$ , the "case temp" location is the center of the exposed metal pad on the package underside.

**Electrical Specifications** Operating Conditions: VDD = 5V,  $T_A$  = -10 °C to +100 °C or -40 °C to +100 °C,  $f_{SW}$  = 700kHz, unless otherwise noted. Boldface limits apply over the operating temperature range for High Temp Commercial at -10°C to +100°C or Industrial Temp at -40°C to +100°C.



### ISL95813

**Electrical Specifications** Operating Conditions: VDD = 5V,  $T_A$  = -10°C to +100°C or -40°C to +100°C,  $f_{SW}$  = 700kHz, unless otherwise noted. Boldface limits apply over the operating temperature range for High Temp Commercial at -10°C to +100°C or Industrial Temp at -40°C to +100°C. (Continued)



**Electrical Specifications** Operating Conditions: VDD = 5V,  $T_A$  = -10°C to +100°C or -40°C to +100°C,  $f_{SW}$  = 700kHz, unless otherwise noted. Boldface limits apply over the operating temperature range for High Temp Commercial at -10°C to +100°C or Industrial Temp at -40°C to +100°C. (Continued)



NOTES:

6. Parameters with MIN and/or MAX limits are 100% tested at +25°C, unless otherwise specified. Temperature limits established by characterization and are not production tested.

7. Limits established by characterization and are not production tested.

### Gate Driver Timing Diagram



### Typical Performance Waveforms (VIN = 19V, 700kHz, PRO)



### Typical Performance Waveforms (VIN = 19V, 700kHz, PRO)





FIGURE 8. PS0, SET VID FAST FROM 1.6V TO 1.8V FIGURE 9. PS0, SET VID FAST FROM 1.8V TO 1.6V





FIGURE 10. PS4 EXIT TO 1.6V, IO = 1A, SLEWRATE =  $53$ mV/ $\mu$ s





I

### Theory of Operation

### R3™ Modulator

The R<sup>3™</sup> Modulator is Intersil's proprietary synthetic currentmode hysteretic controller and is a blend of fixed frequency PWM and variable frequency hysteretic control technology. This modulator topology offers high noise immunity and a rapid transient response to dynamic load scenarios. Under static conditions the desired switching frequency is maintained within the entire specified range of input voltages, output voltages, and load currents. During load transients the controller will increase or decrease the PWM pulses and switching frequency to maintain output voltage regulation. Figure 12 illustrates this effect during a load insertion. As the window voltage starts to climb from a load step the time between PWM pulses decreases as f<sub>SW</sub> increases to keep the output within regulation.



FIGURE 12. MODULATOR WAVEFORMS DURING LOAD TRANSIENT



#### Diode Emulation and Period Stretching

#### FIGURE 13. DIODE EMULATION

The ISL95813 can operate in diode emulation (DE) mode to improve light load efficiency. In DE mode, the low-side MOSFET conducts only when the current is flowing from source to drain and does not allow reverse current, emulating a diode like a standard buck regulator. As Figure 13 shows, when LGATE is on, the low-side MOSFET conducts, creating negative voltage on the phase node due to the voltage drop across the ON-resistance. The controller monitors the current through monitoring the phase node voltage. It turns off LGATE when the phase node voltage reaches zero to prevent the inductor current from reversing direction.

If the load current reaches the critical conduction point the inductor current will reach and stay at zero before the next phase node pulse and the regulator is in discontinuous conduction mode (DCM). Should the load current rise above the critical conduction point, the inductor current will not cross 0A in a switching cycle, and the regulator is in CCM although the controller is in DE mode.Equation 1 below gives the formula for critical conduction, where I<sub>critical</sub> is the load current for critical conduction and  $\Delta I_L$  is the ripple on the inductor current.

$$
\text{critical} = \frac{\Delta l_L}{2} \tag{EQ.1}
$$

Figure 14 shows the operation principle in diode emulation mode at light load. The load gets incrementally lighter in the three cases from top to bottom. The PWM on-time is determined by the VW window size, therefore is the same, making the peak inductor current the same in the three cases. The controller clamps the synthetic current DE mode to make it mimic the inductor current. It takes the synthesized current longer to hit the lower window voltage, naturally stretching the switching period. The inductor current triangles move further apart from each other such that the inductor current average value is equal to the load current. By reducing the switching frequency in DE mode switching losses are decreased and light load efficiency is improved.



FIGURE 14. PERIOD STRETCHING

#### ECO and PRO Mode DCM

The ISL95813 has the ability to set both ECO and PRO mode DCM options for 700kHz switching applications. In ECO mode the time from Upper Gate On to Lower Gate Off is set to  $1/700kH<sub>z</sub>$  or 1.43µs. When PRO mode is selected the UG On to LG Off time is reduced to  $1/1$ <sub>MHz</sub> or 1.0 µs. For applications where efficiency is important ECO mode should be implemented as the longer switching times reduce the amount of switching loss in the FETs. PRO mode is ideal for applications that require lower DCM ripple as the shorter gate times reduce the amount of output ripple. Because of the reduced ripple in PRO mode the amount of output

capacitance can be reduced, saving both board space and BOM costs.

See "PROGRAM 1 RESISTOR VALUES" on page 13 for the ECO/PRO programming resistor options.

### Start-up Timing

With the controller's  $V_{DD}$  voltage above the POR threshold, the start-up sequence begins when VR\_ON exceeds the logic high threshold. Figure 15 shows the typical start-up timing. The controller uses digital soft-start to ramp-up DAC to the voltage programmed by the SetVID command. PGOOD is asserted high and ALERT# is asserted low at the end of the ramp up. Similar results occur if VR\_ON is tied to  $V_{DD}$ , with the soft-start sequence starting 1.1ms after  $V_{DD}$  crosses the POR threshold.



#### Voltage Regulation and Load Line Implementation

After the start-up sequence, the controller regulates the output voltage to the value set by the VID information in Table 1. The controller will control the no-load output voltage to an accuracy of ±0.5% over the VID voltage range. A differential amplifier allows voltage sensing for precise voltage regulation at the microprocessor die. Current silicon maximum VID is set as 2.3V, and any VID command above 2.3V will be rejected.

TABLE 1. VID TABLE





TABLE 1. VID TABLE (Continued)

#### TABLE 1. VID TABLE (Continued)

TABLE 1. VID TABLE (Continued)





#### TABLE 1. VID TABLE (Continued)



#### TABLE 1. VID TABLE (Continued)







As the load current increases from zero, the output voltage will droop from the VID table value by an amount proportional to the load current to achieve the load line. The controller can sense the inductor current through the intrinsic DC Resistance (DCR) of the inductors as shown in the Typical Applications Diagram or through a current sense resistor in series with the inductor (Figure 24). In both methods, the capacitor  $C_n$  voltage represents the inductor total current. A droop amplifier converts  $C_n$  voltage into an internal current source with the gain set by resistor R<sub>i</sub>. The current source is used for load line implementation, current monitor and overcurrent protection.

$$
I_{\text{drop}} = \frac{V_{\text{Cn}}}{R_i}
$$
 (EQ. 2)

When using inductor DCR current sensing, a single NTC element is used to compensate the positive temperature coefficient of the copper winding thus sustaining the load line accuracy with reduced cost.

I<sub>droop</sub> flows through resistor R<sub>droop</sub> and creates a voltage drop as shown in Equation 3.

$$
V_{\text{drop}} = R_{\text{drop}} \times I_{\text{drop}}
$$
 (EQ.3)

V<sub>droop</sub> is the droop voltage required to implement load line. Changing  $R_{\text{droop}}$  or scaling  $I_{\text{droop}}$  can both change the load line slope. Since I<sub>droop</sub> also sets the overcurrent protection level, it is recommended to first scale I<sub>droop</sub> based on OCP requirement, then select an appropriate  $R_{\text{drop}}$  value to obtain the desired load line slope.

#### Differential Voltage Sensing

Figure 16 also shows the differential voltage sensing scheme. VCC<sub>SENSE</sub> and VSS<sub>SENSE</sub> are the remote voltage sensing signals from the processor die. A unity gain differential amplifier senses the VSS<sub>SENSE</sub> voltage and add it to the DAC output. The error amplifier regulates the inverting and the non-inverting input voltages to be equal as shown in Equation 4:

$$
\text{VCC}_{\text{SENSE}} + \text{V}_{\text{drop}} = \text{V}_{\text{DAC}} + \text{VSS}_{\text{SENSE}} \tag{EQ. 4}
$$

Rewriting Equation 4 and substitution of Equation 3 gives

$$
\text{VCC}_{\text{SENSE}} - \text{VSS}_{\text{SENSE}} = \text{V}_{\text{DAC}} - \text{R}_{\text{drop}} \times \text{I}_{\text{drop}}
$$
 (EQ. 5)

Equation 5 is the exact equation required for load line implementation.

The VCC<sub>SENSE</sub> and VSS<sub>SENSE</sub> signals come from the processor die. The feedback will be open circuit in the absence of the processor. As Figure 16 shows, it is recommended to add a "catch" resistor to feed the VR local output voltage back to the compensator, and add another "catch" resistor to connect the VR local output ground to the RTN pin. These resistors, typically 10Ω~100Ω, will provide voltage feedback if the system is powered up without a processor installed.

#### CCM Switching Frequency

The PROG2 pin configures the CCM switching frequency. When the ISL95813 is in continuous conduction mode (CCM), the switching frequency is not absolutely constant due to the nature of the R<sup>3</sup>™ modulator. Section "R3™ Modulator" on page 9 explains that the effective switching frequency will increase during load insertion and will decrease during load release to achieve fast response. On the other hand, the switching frequency is relatively constant at steady state. Variation is expected when the power stage condition, such as input voltage, output voltage, load, etc. changes. The variation is usually less than 15% and doesn't have any significant effect on output voltage ripple magnitude.

#### PROGRAM 1 Pin

PRGM1 programs I<sub>CCMAX</sub> register and switching frequency. For proper operation, it is recommended the 1% resistor value called out in the table be used in the final application.





#### PROGRAM 2 Pin

PRGM2 pin programs the both boot up voltage  $V_{\text{BOOT}}$ , and the VID Slew Rate. For proper operation, it is recommended the 1% resistor value called out in the table be used in the final application.

#### TABLE 3. PROGRAM 2 RESISTOR VALUES







#### Power State Modes

Table 4 shows the power state operation mode.

TABLE 4. POWER STATE OPERATION MODE

| <b>POWER STATE</b> | <b>CONFIGURATION</b> |
|--------------------|----------------------|
| PS <sub>0</sub>    | 1-phase CCM          |
| PS1                | 1-phase CCM          |
| PS <sub>2</sub>    | 1-phase DE           |
| PS <sub>3</sub>    | 1-phase DE           |
| PS4                | Very low power state |

For PS0 and PS1, the ISL95813 operates in CCM while in PS2 and PS3 the device enters DCM.

In PS4, ISL95813 enters a very low power state and shuts down all the drivers and internal circuits. In this mode the controller only accepts SetVID-fast and SetVID-slow commands, all other SVID commands will be rejected. ISL95813 quiescent power is about 0.5mW in PS4.

#### Dynamic Operation

The ISL95813 responds to VID changes by slewing to the new voltage at a slew rate indicated in the SetVID command. There are three SetVID slew rates, namely SetVID fast, SetVID slow and SetVID\_decay.

SetVID\_fast command prompts the controller to enter CCM and to actively drive the output voltage to the new VID value at a minimum 12mV/µs slew rate or the fast slew rate set by R\_PROG2.

SetVID\_slow command prompts the controller to enter CCM and to actively drive the output voltage to the new VID value at a minimum 3mV/us slew rate.

SetVID\_decay command prompts the controller to enter DE mode. The output voltage,  $V_{core}$ , will decay down to the new VID value at a slew rate determined by the load as shown in Equation 6.

$$
\frac{dV_{\text{core}}}{dt} = \frac{I_{\text{out}}}{C_{\text{out}}} \tag{EQ.6}
$$

Overvoltage protection is blanked during VID down transition in DE mode until the output voltage is within 60mV of the VID value. If the voltage decay rate is too fast, the controller will limit the voltage slew rate at SetVID\_slow slew rate.

ALERT# will be asserted low at the end of SetVID\_fast and SetVID\_slow VID transitions.



FIGURE 17. SETVID DECAY PRE-EMPTIVE BEHAVIOR

Figure 17 shows SetVID Decay Pre-Emptive behavior. The controller receives a SetVID\_decay command at t1. The VR enters DE mode and the output voltage Vo decays down slowly. At t2, before Vo reaches the intended VID target of the SetVID\_decay command, the controller receives a SetVID\_fast (or SetVID\_slow) command to go to a voltage higher than the actual Vo. The controller will react immediately and slew Vo to the new target voltage at the slew rate specified by the SetVID command. At t3, Vo reaches the new target voltage and the controller asserts the ALERT# signal.

The R3™ modulator intrinsically has voltage feed-forward. The output voltage is insensitive to a fast slew rate input voltage change.

#### Current Monitor

The controller provides the current monitor function. IMON pin reports the inductor current.

The IMON pin outputs a high-speed analog current source that is 1/4 of the droop current flowing out of the FB pin. Thus becoming Equation 7:

$$
I_{\text{IMON}} = 0.25 \times I_{\text{drop}}
$$
 (EQ. 7)

As the Typical Applications Diagram shows in Figure 1, a resistor R<sub>imon</sub> is connected to the IMON pin to convert the IMON pin

current to voltage. A capacitor should be paralleled with Rimon to filter the voltage information. This voltage is sampled with an internal ADC to produce a digital IMON signal that can be read through the serial communications bus.

The IMON pin voltage range is 0V to 1.2V. The controller monitors the IMON pin voltage and considers that ISL95813 has reached I<sub>CCMAX</sub> when IMON pin voltage is 1.2V.

#### Adaptive Body Diode Conduction Time Reduction

In DCM, the controller turns off the low-side MOSFET when the inductor current approaches zero. During on-time of the low-side MOSFET, the phase node sits at a negative voltage equal to the MOSFET r<sub>DSON</sub> voltage drop. A phase comparator inside the controller monitors the phase voltage during the on-time of the low-side MOSFET and compares it against a threshold to determine the zero-crossing point of the inductor current. Should the inductor current not reach zero when the lower FET turns off, it will then flow through the low-side MOSFET body diode, decreasing the voltage on the phase node until the inductor current completely decays to zero. When the inductor current finally reaches 0A phase is considered to be in tri-state mode and its voltage floats to the set  $V_{\text{OUT}}$  value.

If the inductor current has crossed zero and reversed the direction when the low-side MOSFET turns off, current will then flow through the high-side MOSFET body diode, causing a voltage spike on phase which will decay to the set  $V_{OUT}$  voltage as phase tri-states.

The controller continues monitoring the phase voltage after turning off the low-side MOSFET and adjusts the phase comparator threshold voltage accordingly in iterative steps such that the lowside MOSFET body diode conducts for approximately 30ns to minimize the body diode-related loss.

#### Protection

The ISL95813 provides the designer with overcurrent, overvoltage, and over-temperature protection.

The controller determines overcurrent protection (OCP) by comparing the average value of the droop current I<sub>droop</sub> with an internal current source threshold as Table 5 shows. It declares OCP when I<sub>droop</sub> is above the threshold for 120µs.

For over temperature and overcurrent faults, the controller takes the same actions: de-assertion of PGOOD and turn-off of all the high-side and low-side power MOSFETs. Any residual inductor current will decay through the MOSFET body diodes or load.

The controller will declare an overvoltage fault and de-assert PGOOD if the output voltage exceeds the VID set value by +300mV. The controller will immediately declare an OV fault, toggle PGOOD to ground. The low-side power MOSFET remains on until the output voltage is pulled down below the VID set value before being shut off, and placing phase into tri-state. If the output voltage rises above the VID set value +300mV again, the protection process is repeated. This behavior provides the maximum amount of protection against shorted high-side power MOSFETs while preventing output ringing below ground.

All the above fault conditions can be reset by toggling VR\_ON low. When VR\_ON is brought back to its high operating levels a soft-start will occur.

Table 5 summarizes the fault protections.





#### Supported Data And Configuration Registers

The controller supports the following data and configuration registers.

#### TABLE 6. SUPPORTED DATA AND CONFIGURATION **REGISTERS**



 $\alpha$ 

#### TABLE 6. SUPPORTED DATA AND CONFIGURATION REGISTERS (Continued)



### Key Component Selection

#### Inductor DCR Current-Sensing Network





Figure 18 shows the inductor DCR current-sensing network for a single phase solution. This loop monitors the voltage drop across the DCR creating by current flowing in the inductor and feeds that information to the ISL95813 for I<sub>MON</sub> and load line purposes.

The summed inductor current information is presented to the capacitor  $C_n$ . Equations 8 thru 12 describe the frequency-domain relationship between inductor total current  $I_0(s)$  and  $C_n$ voltage $V_{Cn}(s)$ :

$$
V_{Cn}(s) = \left(\frac{R_{ntenet}}{R_{ntenet} + R_{sum}} \times DCR\right) \times I_0(s) \times A_{cs}(s)
$$
 (EQ. 8)

$$
R_{ntenet} = \frac{(R_{ntcs} + R_{ntc}) \times R_p}{R_{ntcs} + R_{ntc} + R_p}
$$
(EQ. 9)

$$
A_{CS}(s) = \frac{1 + \frac{s}{\omega_L}}{1 + \frac{s}{\omega_{SBS}}} \tag{Eq. 10}
$$

$$
\omega_{\rm L} = \frac{\text{DCR}}{\text{L}} \tag{EQ. 11}
$$

$$
D_{\text{Sns}} = \frac{1}{\frac{R_{\text{ntonet}} \times R_{\text{sum}}}{R_{\text{ntonet}} + R_{\text{sum}}} \times C_n}
$$
 (EQ. 12)

In the DCR network, transfer function  $A<sub>c</sub>(s)$  has unity gain at DC. As winding temperature increases, the DCR of the inductor increases which causes a higher reading of the DC current flowing through the inductor. To compensate for this effect, the resistance of the NTC R<sub>ntc</sub> decreases as its temperature increases. Choosing the remaining components of the DCR network correctly ensures that the capacitor voltage  $V_{cn}$  accurately represents the total DC current through the inductor over the entire operating temperature range.

It is recommended when designing the DCR network to maintain V<sub>cn</sub> as the highest feasible fraction of the voltage that is dropped across the inductor's DCR in order to ensure the droop circuitry on chip has a high signal level to operate with.

While final component values should be fine tuned for a given application, a good starting point for the DCR temperature compensation network is as follows: Rsum = 3.65kΩ, Rp = 11kΩ, Rntcs =  $2.61k\Omega$ , and Rntc =  $10k\Omega$  (ERT-J1VR103J). To check the operation of the compensation network apply the full load DC current and record the output voltage both immediately and once the circuit has reached its thermal equilibrium. A well designed NTC network can limit the amount of drift on the output voltage to within 2 mV.

In order to achieve proper transient response it is also crucial that  $V_{\text{Cn}}(s)$  represents real-time  $I_{\text{O}}(s)$  of the controller. This is done by matching the pole and zero present in  $A_{\text{cs}}(s)$  to one another which sets the transfer function to unity gain for all frequencies. To ensure unity gain force  $\omega_L$  equal to  $\omega_{\text{SNS}}$  and solve for C<sub>n</sub> as seen in Equation 13.

$$
C_n = \frac{L}{\frac{R_{\text{ntonet}} \times R_{\text{sum}}}{R_{\text{ntonet}} + R_{\text{sum}}} \times DCR}
$$
 (EQ. 13)

For example, with R<sub>sum</sub> = 3.65kΩ, R<sub>p</sub> = 11kΩ, R<sub>ntcs</sub> = 2.61kΩ,  $R_{ntc}$  = 10k $\Omega$ , DCR = 1m $\Omega$ , and L = 0.2µH, Equation 13 gives  $C_n = 0.088 \mu F$ .

With proper compensator design, Figure 19 shows the expected load transient response waveforms. When the load current  $i_0$  has a square change, the output voltage  $V_0$  also has a square response.

If C<sub>n</sub> value is too large or too small,  $V_{Cn}(s)$  will not accurately represent real-time  $i_{0}(s)$  and the transient response of the controller will degrade. When  $C_n$  is too small,  $V_0$  will sag excessively as seen in Figure 20 and potentially trigger a system failure. Figure 21 shows the transient response when  $C_n$  is sized too large. In this case  $V_0$  will reach its expected droop voltage much too slowly with respect to the load insertion. Should a load release occur during this time there will be excessive overshoot on  $V_0$  which may potentially hurt CPU



FIGURE 19. DESIRED LOAD TRANSIENT RESPONSE WAVEFORMS



FIGURE 20. LOAD TRANSIENT RESPONSE WHEN  $C_n$  IS TOO SMALL



FIGURE 21. LOAD TRANSIENT RESPONSE WHEN  $C_n$  IS TOO LARGE



FIGURE 22. OUTPUT VOLTAGE RING BACK PROBLEM

reliability. during load transient response. Ring back occurs when the load current i<sub>o</sub> has a fast step change, but the inductor current i<sub>L</sub> cannot accurately track it. Instead, i<sub>L</sub> responds in a first order fashion due to the nature of current loop. Instead of the output accurately responding to the load insertion the parasitic ESR and ESL properties of the output capacitors cause an abrupt dip in the voltage. However, the controller regulates  $V_0$  according to the droop current  $i_{\text{droop}}$ , which is a real-time representation of  $i_{\text{L}}$ ; therefore it pulls  $V_0$  back to the level dictated by  $i_L$ , introducing the ring back into the response. This phenomenon can be mitigated through the use of very low ESR and ESL ceramic capacitors for the output filter.

> Figure 23 shows two circuits for ring back reduction that can be used in conjunction with low parasitic output filter components if need be. Normally  $C_n$ , the capacitor used to match the inductor time constant, is implemented through the parallel combination of two or more capacitors shown in Figure 23 as  $C_{n,1}$  and  $C_{n,2}$ . The first option to reduce ring back is to add resistor  $R_n$  in series to C<sub>n.1</sub>. At steady state operation C<sub>n.1</sub> + C<sub>n.2</sub> provide the desired  $C_n$  capacitance calculated from Equation 11. At the beginning of i<sub>o</sub> change however, the effective capacitance of the matching

network is less because  $R_n$  increases the impedance of the  $C_{n,1}$ branch. As Figure 20 explains,  $V_0$  tends to dip when  $C_n$  is too small which will reduce the amount of ring back seen during load transients. This effect is more pronounced when  $C_{n,1}$  is larger than  $C_{n,2}$  as well as when the value of  $R_n$  is increased. However, when designing the final circuit, care should be taken not to make R<sub>n</sub> larger than necessary or make  $C_{n,1}$  much larger than  $C_{n,2}$  or else excessive ripple will be seen on  $V_{cn}$ . It is recommended to keep  $C_{n,2}$  greater than 2200pF and R<sub>n</sub> in the range of only few ohms. The final values of  $C_{n,1}$ ,  $C_{n,2}$  and  $R_n$ should be determined through tuning the load transient response waveforms on an actual board to be used in the end application.

The second method for ring back reduction is to add the series combination of R<sub>ip</sub> and C<sub>ip</sub> in parallel with R<sub>i</sub>. These components should be sized to provide a lower impedance path than  $\mathsf{R}_{\mathsf{i}}$  alone at the beginning of an  $i_0$  transient. During steady state operation  $R_{in}$ and C<sub>ip</sub> do not have any effect on the controller's operation. Through proper selection of R<sub>ip</sub> and C<sub>ip</sub> values, i<sub>droop</sub> can more closely resemble  $i_0$  rather than  $i_L$ , and ring back on the output voltage will not be seen. The recommended value for  $R_{ip}$  is 100 $\Omega$ . while the recommended range for  $C_{\text{in}}$  is 100pF to 2000pF though final values should be tuned to the final end product board. It should be noted that the  $R_{ip}$  -C<sub>ip</sub> branch may distort the  $i_{drop}$  signal by introducing sharp spikes to the normally triangular waveform which may adversely affect the average value detection and therefore may affect OCP accuracy. Discretion is recommended when implementing this second ring back reduction method in order to maintain a robust system.



FIGURE 23. OPTIONAL CIRCUITS FOR RING BACK REDUCTION

#### Resistor Current-Sensing Network



Above is an example of using a resistor sense method of sensing load current instead of SCR sensing. In this method, the inductor current creates a voltage across  $R_{sen}$  which is then filters and averaged by the RC filter composed of  $R_{sum}$  and  $C_n$ . The results voltage,  $V_{cn}$ , is then fed into the current sense amplifier on chip through the ISUMP and ISUMN pins. No NTC network is needed in this scenario because the value of the current sensing resistor,  $R<sub>sen</sub>$ , will not vary appreciably over temperature. The design equations for this method of current sensing are given in Equations 14 through 16. FIGURE 24. RESISTOR CURRENT-SENSING NETWORK

$$
V_{Cn}(s) = R_{sen} \times I_0(s) \times A_{Rsen}(s)
$$
 (Eq. 14)

$$
A_{\text{Rsen}}(s) = \frac{1}{1 + \frac{s}{\omega_{\text{Rsen}}}}
$$
(EQ. 15)

$$
\omega_{\text{Rsen}} = \frac{1}{R_{\text{sum}} \times C_n}
$$
 (EQ. 16)

Recommended values for  $R_{\text{sum}}$  and  $C_n$  are 1kΩ and 5600pF respectively. As with the DCR method, final values should be tuned in on the actual application board.

#### Overcurrent Protection

Refer to Equation 2 on page 12 and Figures 18, 22 and 25; resistor R<sub>i</sub> sets the droop current I<sub>droop</sub>. Table 5 shows the internal OCP threshold. It is recommended to design Idroop without using the R<sub>comp</sub> resistor.

For example, assume the OCP threshold is 60µA for 1-phase solution. We will design  $I<sub>droom</sub>$  to be 48µA at full load.

From Equation 8 in inductor DCR sensing applications assuming DC conditions gives the relationship of  $V_{cn}(s)$  to  $I_0(s)$  in Equation 17.

$$
V_{\text{Cn}} = \frac{R_{\text{ntenet}}}{R_{\text{ntenet}} + R_{\text{sum}}} \times \text{DCR} \times I_0
$$
 (EQ. 17)

Substituting of Equation 17 into Equation 2 yields Equation 18 which can then be solved for R<sub>i</sub>.

$$
I_{\text{drop}} = \frac{1}{R_i} \times \frac{R_{\text{ntenet}}}{R_{\text{ntenet}} + R_{\text{sum}}} \times DCR \times I_0
$$
 (EQ. 18)

$$
R_{i} = \frac{R_{ntenet} \times DCR \times I_{o}}{(R_{ntenet} + R_{sum}) \times I_{drop}}
$$
 (EQ. 19)

Expanding the R<sub>ntcnet</sub> term using Equation 9 and applying of the OCP condition in Equation 19 gives the final expression for  $R_i$  in Equation 20.

$$
R_{i} = \frac{\frac{(R_{ntcs} + R_{ntc}) \times R_{p}}{R_{ntcs} + R_{ntc} + R_{p}} \times DCR \times I_{omax}}{\left(\frac{(R_{ntcs} + R_{ntc}) \times R_{p}}{R_{ntcs} + R_{ntc} + R_{p}} + R_{sum}\right) \times I_{droomax}}
$$
(EQ. 20)

where  $I_{omax}$  is the full load current,  $I_{droomax}$  is the corresponding droop current. For example, given  $R_{sum}$  = 3.65k $\Omega$ ,  $R_p = 11k\Omega$ ,  $R_{ntcs} = 2.61k\Omega$ ,  $R_{ntc} = 10k\Omega$ , DCR = 0.9m $\Omega$ ,  $I_{omax}$  = 33A and  $I_{droopmax}$  = 48µA, Equation 20 gives  $R_i = 381$ Ω.

When resistor sensing methods are used, assuming DC conditions in Equation 14 gives the following relationship between  $V_{cn}$  and  $I_0$ .

$$
V_{Cn} = R_{sen} \times I_0
$$
 (EQ. 21)

Substituting Equation 21 into Equation 2 gives Equation 22:

$$
I_{\text{drop}} = \frac{1}{R_i} \times R_{\text{sen}} \times I_0
$$
 (EQ. 22)

**Therefore** 

$$
R_i = \frac{R_{\text{sen}} \times I_0}{I_{\text{drop}}}
$$
 (EQ. 23)

Assuming the OCP conditions put in place previously in Equation 23 gives Equation 24:

$$
R_i = \frac{R_{sen} \times I_{omax}}{I_{droomax}}
$$
 (EQ. 24)

where  $I_{omax}$  is the full load current,  $I_{droomax}$  is the corresponding droop current. For example, given  $R_{\text{sen}} = 1 \text{m}\Omega$ ,  $I_{omax}$  = 33A and  $I_{droomax}$  = 48 $\mu$ A, Equation 24 gives  $R_i = 687$ Ω.

As before, with the DCR and  $R_{\text{sense}}$  components, the final value of Ri should be tuned to fit the final application.

#### Load Line Slope

For this section please refer to Figure 16 on page 12.

In order to calculate the load line in DCR sense applications start by substituting Equation 8 into Equation 2 to give a more detailed expression for I<sub>droop</sub>. Next, substitute the new expression for

I<sub>droop</sub> into Equation 3 and solve for the DC load line, shown in Equation 25:

$$
LL = \frac{V_{\text{drop}}}{I_0} = \frac{R_{\text{drop}}}{R_i} \times \frac{R_{\text{ntenet}}}{R_{\text{ntenet}} + R_{\text{sum}}} \times DCR
$$
 (EQ. 25)

For resistor sensing, substitute Equation 22 into Equation 3 to get the load line slope expression:

$$
LL = \frac{V_{\text{drop}}}{I_0} = \frac{R_{\text{sen}} \times R_{\text{drop}}}{R_i}
$$
 (EQ. 26)

To find the value of  $R<sub>droom</sub>$ , substitute Equation 19 into Equation 25 and solve for  $R_{\text{droom}}$ , or substitute Equation 23 into Equation 26 and solve for  $R_{\text{droom}}$ . Both methods give the same result, which is shown in Equation 27:

$$
R_{\text{drop}} = \frac{I_0}{I_{\text{drop}}} \times LL \tag{EQ. 27}
$$

One can use the full load condition to calculate R<sub>droop</sub>. For example, given  $I_{omax}$  = 33A,  $I_{droopmax}$  = 48µA and LL = 2.0m $\Omega$ , Equation 27 gives  $R_{\text{drop}} = 1.37 \text{k}\Omega$ .

It is recommended to start with the  $R_{\rm drop}$  value calculated by Equation 27 and fine tune it on the actual board to get accurate load line slope. One should record the output voltage readings at no load and at full load for load line slope calculation. Reading the output voltage at lighter load instead of full load will increase the measurement error.

#### Compensator

Figure 19 shows the desired load transient response waveforms while Figure 25 shows the equivalent circuit of a voltage regulator (VR) with the droop function. A VR is equivalent to a voltage source (VID) and output impedance  $Z_{out}(s)$ . If  $Z_{out}(s)$  is equal to the load line slope LL, i.e. constant output impedance, in the entire frequency range,  $V_0$  will have square response when  $I_0$  has a square change.



FIGURE 25. VOLTAGE REGULATOR EQUIVALENT CIRCUIT

A voltage regulator with an active droop function is a dual-loop system consisting of a voltage loop and a current based droop loop, of which neither is sufficient to describe the entire system alone.

Figure 26 conceptually shows T1(s) measurement set-up and Figure 27 conceptually shows T2(s) measurement set-up. The VR senses the inductor current, multiplies it by a gain of the load line slope, then adds it on top of the sensed output voltage and feeds it to the compensator.  $T(1)$  is measured after the summing node, and T2(s) is measured in the voltage loop before the summing node.

T1(s) is the total loop gain of the voltage loop and the droop loop. It always has a higher crossover frequency than T2(s) and has more meaning of system stability. T2(s) is the voltage loop gain

with closed droop loop. It has more meaning of output voltage response. Only T2(s) can be actually measured in a laboratory setting on the ISL95813 regulator.

Typically, one should design the compensator to get stable T1(s) and T2(s) with sufficient phase margin, and output impedance equal or smaller than the load line slope.



FIGURE 26. LOOP GAIN T1(s) MEASUREMENT SET-UP



FIGURE 27. LOOP GAIN T2(s) MEASUREMENT SET-UP

#### Current Monitor

Refer to Equation 7 on page 14 for the IMON pin current expression.

Looking at the "TYPICAL 40Amax, 12.6, APPLICATION DIAGRAM" on page 1, the current flowing from the IMON pin goes through  $R_{\text{imon}}$  creating a voltage  $V_{\text{Rimon}}$ . The expression for voltage is expressed in Equation 28:

$$
V_{Rimon} = 0.25 \times I_{drop} \times R_{imon}
$$
 (EQ. 28)

To expand this expression, first solve Equation 27 for  $I<sub>droom</sub>$  giving Equation 29:

$$
I_{\text{drop}} = \frac{I_0}{R_{\text{drop}}} \times LL
$$
 (EQ. 29)

Next, substitute Equation 29 into Equation 28 giving the final expression for VRimon.

$$
V_{Rimon} = \frac{0.25I_0 \times LL}{R_{drop}} \times R_{imon}
$$
 (EQ. 30)

Assuming  $I_0 = I_{omax}$  and rewriting Equation 30 gives Equation 31 for choosing the value of Rimon.

$$
R_{\text{imon}} = \frac{V_{\text{Rimon}} \times R_{\text{droop}}}{0.25 I_0 \times LL}
$$
 (EQ. 31)

For example, given LL = 2.0m $\Omega$ , R<sub>droop</sub> = 1.37k $\Omega$ , V<sub>Rimon</sub> = 1.2V at  $I_{omax}$  = 33A, Equation 31 gives  $R_{imon}$  = 100k $\Omega$ . The results from Equation 29 should be treated as a starting point for the design and the resistor value should be finalized on an actual application board.

A capacitor  $C<sub>imon</sub>$  should be but in parallel with  $R<sub>imon</sub>$  to filter the IMON pin voltage. It is recommended to have a time constant long enough to remove any switching frequency ripples from the IMON signal.

#### Slew Rate Compensation Circuit For VID **Transition**



#### FIGURE 28. SLEW RATE COMPENSATION CIRCUIT FOR VID **TRANSITION**

During a large VID transition, the DAC steps through the VIDs at a controlled slew rate while maintaining an output voltage, V<sub>core,</sub> slew rate of 10mV/µs.

Figure 28 shows the waveforms of VID transition. During VID transition, the output capacitor is being charged and discharged, causing  $C_{\text{out}}$  x dV $_{\text{core}}$ /dt current on the inductor. The controller senses the inductor current increase during the up transition (as the I<sub>droop\_vid</sub> waveform shows) and will droop the output voltage  $V_{core}$  accordingly, making  $V_{core}$  slew rate slow. Similar behavior occurs during the down transition. To get the correct  $V_{\text{core}}$  slew rate during VID transition, one can add the  $R_{vid}$  to  $C_{vid}$  branch, whose current I<sub>vid</sub> cancels I<sub>droop</sub> vid-

It's recommended to choose the  $R_{vid}$  and  $C_{vid}$  values from the reference design as a starting point. Then tweak the actual values on the board to get the best performance.

During normal transient response, the FB pin voltage is held constant, therefore is virtual ground in small signal sense. The  $R_{vid}$  to  $C_{vid}$  network is between the virtual ground and the real ground, and hence has no effect on transient response.

### VR\_HOT#/ALERT# Behavior

The ISL95813 sources 60µA of current out of the NTC pin at 1kHz with a 50% duty cycle. The current source flows through the respective NTC resistor network on the pin and creates a voltage that is monitored by the controller through an A/D converter (ADC) to generate the  $T_{ZONE}$  value. Table 7 shows the programming table for T<sub>ZONE</sub>. The user needs to scale the NTC resistor network such that it generates the NTC pin voltage that corresponds to the left-most column. Do not use any capacitor to filter the voltage.



TABLE 7. T<sub>ZONE</sub> VALUES



FIGURE 29. VR\_HOT#/ALERT# BEHAVIOR

Figure 29 shows how the NTC and the NTCG network should be designed to get correct VR\_HOT#/ALERT# behavior when the system temperature rises and falls which is manifested as the NTC pin voltage rising and falling. The series of events are:

- 1. The temperature rises so the NTC pin voltage drops.  $T_{ZONF}$ value changes accordingly.
- 2. The temperature crosses the threshold where  $T_{ZONE}$  register Bit 6 changes from 0 to 1.
- 3. The controller changes Status\_1 register bit 1 from 0 to 1.
- 4. The controller asserts ALERT#.
- 5. The CPU reads Status\_1 register value to know that the alert assertion is due to  $T_{ZONE}$  register bit 6 flipping.
- 6. The controller clears ALERT#.
- 7. The temperature continues rising.
- 8. The temperature crosses the threshold where  $T_{ZONE}$  register Bit 7 changes from 0 to 1.
- 9. The controllers asserts VR\_HOT# signal. The CPU throttles back and the system temperature starts dropping eventually.
- 10. The temperature crosses the threshold where  $T_{ZONE}$  register Bit 6 changes from 1 to 0. This threshold is 1 ADC step lower than the one when VR\_HOT# gets asserted, to provide 3% hysteresis.
- 11. The controllers de-asserts VR\_HOT# signal.
- 12. The temperature crosses the threshold where  $T_{ZONE}$  register bit 5 changes from 1 to 0. This threshold is 1 ADC step lower than the one when ALERT# gets asserted during the temperature rise to provide 3% hysteresis.
- 13. The controller changes Status\_1 register Bit 1 from 1 to 0.
- 14. The controller asserts ALERT#.
- 15. The CPU reads Status\_1 register value to know that the alert assertion is due to  $T_{ZONE}$  register Bit 5 flipping.
- 16. The controller clears ALERT#.

### Layout Guidelines



### **Package Outline Drawing**

#### **L20.3x4**

**20 LEAD QUAD FLAT NO-LEAD PLASTIC PACKAGE Rev 1, 3/10**





TYPICAL RECOMMENDED LAND PATTERN





DETAIL "X"

#### NOTES:

- 1. Dimensions are in millimeters.
- Dimensions in ( ) for Reference Only.
- 2. Dimensioning and tolerancing conform to AMSE Y14.5m-1994.
- 3. Unless otherwise specified, tolerance : Decimal  $\pm 0.05$
- between 0.15mm and 0.30mm from the terminal tip. Dimension applies to the metallized terminal and is measured  $\angle 4.$

5. Tiebar shown (if present) is a non-functional feature.

located within the zone indicated. The pin #1 indentifier may be  $6\!$  The configuration of the pin #1 identifier is optional, but must be either a mold or mark feature.

### Revision History

The revision history provided is for informational purposes only and is believed to be accurate, but not warranted. Please go to the web to make sure that you have the latest revision.



### About Intersil

Intersil Corporation is a leader in the design and manufacture of high-performance analog, mixed-signal and power management semiconductors. The company's products address some of the largest markets within the industrial and infrastructure, personal computing and high-end consumer markets. For more information about Intersil, visit our website at www.intersil.com.

For the most updated datasheet, application notes, related documentation and related parts, please see the respective product information page found at www.intersil.com. You may report errors or suggestions for improving this datasheet by visiting www.intersil.com/en/support/ask-an-expert.html. Reliability reports are also available from our website at http://www.intersil.com/en/support/qualandreliability.html#reliability

For additional products, see www.intersil.com/en/products.html

Intersil products are manufactured, assembled and tested utilizing ISO9000 quality systems as noted in the quality certifications found at www.intersil.com/en/support/qualandreliability.html

*Intersil products are sold by description only. Intersil Corporation reserves the right to make changes in circuit design, software and/or specifications at any time*  without notice. Accordingly, the reader is cautioned to verify that data sheets are current before placing orders. Information furnished by Intersil is believed to be *accurate and reliable. However, no responsibility is assumed by Intersil or its subsidiaries for its use; nor for any infringements of patents or other rights of third parties which may result from its use. No license is granted by implication or otherwise under any patent or patent rights of Intersil or its subsidiaries.*

For information regarding Intersil Corporation and its products, see www.intersil.com