

PIC18(L)F26/45/46/55/56K42

## PIC18(L)F26/45/46/55/56K42 Family Silicon Errata and Data Sheet Clarification

The PIC18(L)F26/45/46/55/56K42 family devices that you have received conform functionally to the current Device Data Sheet (DS40001919**E**), except for the anomalies described in this document.

The silicon issues discussed in the following pages are for silicon revisions with the Device and Revision IDs listed in Table 1. The silicon issues are summarized in Table 2.

The errata described in this document will be addressed in future revisions of the PIC18(L)F26/45/46/55/56K42 silicon.

Note: This document summarizes all silicon errata issues from all revisions of silicon, previous as well as current. Only the issues indicated in the last column of Table 2 apply to the current silicon revision (A3).

Data Sheet clarifications and corrections start on page 9, following the discussion of silicon issues.

The silicon revision level can be identified using the current version of  $MPLAB^{\textcircled{B}}$  IDE and Microchip's programmers, debuggers, and emulation tools, which are available at the Microchip corporate website (www.microchip.com).

For example, to identify the silicon revision level using MPLAB IDE in conjunction with a hardware debugger:

- 1. Using the appropriate interface, connect the device to the hardware debugger.
- 2. Open an MPLAB IDE project.
- 3. Configure the MPLAB IDE project for the appropriate device and hardware debugger.
- For MPLAB X IDE, select <u>Window > Dashboard</u> and click the **Refresh Debug Tool Status** icon ( 20).
- 5. Depending on the development tool used, the part number *and* Device Revision ID value appear in the **Output** window.

**Note:** If you are unable to extract the silicon revision level, please contact your local Microchip sales office for assistance.

The DEVID/REVID values for the various PIC18(L)F26/45/46/55/56K42 silicon revisions are shown in Table 1.

| Part Number  | Device ID<13:0> <sup>(1), (2)</sup> | Revision | <b>Revision ID for Silicon Revision</b> |      |  |  |
|--------------|-------------------------------------|----------|-----------------------------------------|------|--|--|
| Part Number  |                                     | A1       | A2                                      | A3   |  |  |
| PIC18F26K42  | 6C60h                               | A001     | A002                                    | A003 |  |  |
| PIC18F45K42  | 6C20h                               | A001     | A002                                    | A003 |  |  |
| PIC18F46K42  | 6C00h                               | A001     | A002                                    | A003 |  |  |
| PIC18F55K42  | 6BC0h                               | A001     | A002                                    | A003 |  |  |
| PIC18F56K42  | 6BA0h                               | A001     | A002                                    | A003 |  |  |
| PIC18LF26K42 | 6DA0h                               | A001     | A002                                    | A003 |  |  |
| PIC18LF45K42 | 6D60h                               | A001     | A002                                    | A003 |  |  |
| PIC18LF46K42 | 6D40h                               | A001     | A002                                    | A003 |  |  |
| PIC18LF55K42 | 6D00h                               | A001     | A002                                    | A003 |  |  |
| PIC18LF56K42 | 6CE0h                               | A001     | A002                                    | A003 |  |  |

TABLE 1: SILICON DEVREV VALUES

Note 1: The Revision ID is located in addresses 3FFFFCh-3FFFFDh and Device ID is located in addresses 3FFFFEh-3FFFFFh.

2: Refer to the "PIC18(L)F26/45/46/55/56K42 Memory Programming Specification" (DS40001886) for detailed information on Device and Revision IDs for your specific device.

| Module                                                       | Feature                                                                                                        | ltem<br>No.                                                                                                                          | Issue Summary                                                                                                                   |    | Affecte<br>evisions |    |
|--------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------|----|---------------------|----|
|                                                              |                                                                                                                | NO.                                                                                                                                  |                                                                                                                                 | A1 | A2                  | A3 |
|                                                              | SMBus 2.0                                                                                                      | 1.1                                                                                                                                  | SMBus 2.0 logic levels.                                                                                                         | Х  |                     |    |
|                                                              | SMBus 3.0                                                                                                      | 1.2                                                                                                                                  | SMBus 3.0 logic levels.                                                                                                         | Х  | Х                   | Х  |
| Electrical<br>Specifications                                 | Min VDD<br>Specification for LF<br>Devices                                                                     | Specification for LF 1.3 properly at specified voltage levels and                                                                    |                                                                                                                                 | х  | x                   | x  |
|                                                              | Fixed Voltage<br>Reference (FVR)<br>Accuracy                                                                   | 1.4                                                                                                                                  | FVR output tolerance may be higher than specified at temperatures below -20°C.                                                  | х  | x                   | x  |
| Signal<br>Measurement<br>Timer (SMT)                         | MFINTOSC Clock<br>Sources into SMT                                                                             | 2.1                                                                                                                                  | MFINTOSC clock sources into the SMT are not functional.                                                                         | х  | x                   | х  |
| Direct Memory                                                | A) DMA Reads from Data EEPROM does not operate.<br>DMA in Doze mode 3.2 DMA transfers may not work when CPU is |                                                                                                                                      | Х                                                                                                                               |    |                     |    |
| Access (DMA)                                                 | DMA in Doze mode                                                                                               | Data EEPROM     operate.       DMA in Doze mode     3.2       BRGS Select     4.1   BRGS Select feature not functional in DALI mode. |                                                                                                                                 | Х  | х                   |    |
| Jniversal BRGS Select 4.1 mode.                              |                                                                                                                |                                                                                                                                      |                                                                                                                                 | х  | х                   |    |
| Asynchronous<br>Receiver<br>Transmitter<br>(UART)            | Stop Bit Interrupt<br>Flag                                                                                     | 4.2                                                                                                                                  | Stop Bit interrupt flag functionality not available.                                                                            | Х  |                     |    |
|                                                              | Auto-Baud                                                                                                      | 4.3                                                                                                                                  | The first character after auto-baud may be corrupted.                                                                           | Х  | х                   | х  |
| 12C                                                          | I <sup>2</sup> C Receive Buffer                                                                                | 5.1                                                                                                                                  | Received data is transferred into the I2CxRXB buffer on an incorrect clock edge.                                                | Х  | х                   | х  |
| Nonvolatile<br>Memory (NVM)<br>Control                       | WRERR Bit<br>Functionality                                                                                     | 6.1                                                                                                                                  | WRERR bit cannot be cleared in hardware after being set once.                                                                   | х  | x                   |    |
| Windowed<br>Watchdog Timer<br>(WWDT)                         | WWDT Operation in<br>Doze mode                                                                                 | 7.1                                                                                                                                  | Window violation occurs when WWDT operated in Doze mode.                                                                        | х  | x                   |    |
| Power-Saving<br>Operation Modes                              | Low-Power Sleep<br>mode                                                                                        | 8.1                                                                                                                                  | Low-power Sleep mode does not operate at 3.1v <vdd<3.3v.< td=""><td>Х</td><td>х</td><td></td></vdd<3.3v.<>                      | Х  | х                   |    |
|                                                              | ADC Conversion                                                                                                 | 9.1                                                                                                                                  | The 12-bit ADC shorts briefly at the beginning of the ADC conversion stage.                                                     | х  |                     |    |
| Analog-to-Digital<br>Converter with<br>Computation<br>(ADC2) | Burst Average mode<br>Double Sampling                                                                          | 9.2                                                                                                                                  | The ADC <sup>2</sup> does not trigger the second conversion when operated in non-continuous double-sampling Burst Average mode. | х  | x                   |    |
|                                                              | ADC Conversion in<br>Fosc mode                                                                                 | 9.3                                                                                                                                  | ADC does not complete conversion successfully in Fosc mode.                                                                     | Х  |                     |    |
| Instruction Set                                              | MOVFF/MOVSF<br>Instruction                                                                                     | 10.1                                                                                                                                 | MOVFF/MOVSF may corrupt destination.                                                                                            | Х  | х                   | x  |
| Program Flash<br>Memory                                      | Endurance of PFM<br>Cell for LF Devices                                                                        | 11.1                                                                                                                                 | Endurance of the PFM cell is lower than<br>specified                                                                            | Х  | х                   | х  |

## TABLE 2: SILICON ISSUE SUMMARY

Note 1: Only those issues indicated in the last column apply to the current silicon revision.

## Silicon Errata Issues

| Note: | This document summarizes all silicon         |
|-------|----------------------------------------------|
|       | errata issues from all revisions of silicon, |
|       | previous as well as current. Only the        |
|       | issues indicated by the shaded column in     |
|       | the following tables apply to the current    |
|       | silicon revision (A3).                       |

## 1. Module: Electrical Specifications

#### 1.1 SMBus 2.0

The SMBus 2.0 VIL specification (Parameter D304) at 125°C is 0.7V.

## Work around

None.

## Affected Silicon Revisions

| A1 | A2 | A3 |  |  |  |
|----|----|----|--|--|--|
| Х  |    |    |  |  |  |

## 1.2 SMBus 3.0

The SMBus 3.0 VIL specification (Parameter D305) is temperature and VDD dependent. Refer to the table below.

| Temperature | VDD  | D305 SMBus 3.0 VIL<br>Specification |
|-------------|------|-------------------------------------|
| -40°C       | 1.8V | 0.6V                                |
| -40°C       | 5.5V | 0.8V                                |
| 25°C        | 1.8V | 0.6V                                |
| 25°C        | 5.5V | 0.8V                                |
| 85°C        | 1.8V | 0.6V                                |
| 85°C        | 5.5V | 0.7V                                |
| 125°C       | 1.8V | 0.5V                                |
| 125°C       | 5.5V | 0.7V                                |

### Work around

None.

| A1 | A2 | A3 |  |  |  |
|----|----|----|--|--|--|
| Х  | Х  | Х  |  |  |  |

#### 1.3 Min VDD Specification for LF Devices for A3 Rev

V<sub>DDMIN</sub> for LF devices has changed for temperatures below +25°C as shown below in **bold**.

| PIC18LF       | 26/45/46   | /55/56K42      | Standa                          | Standard Operating Conditions (unless otherwise stated) |                          |                  |                                                                                                                         |  |  |
|---------------|------------|----------------|---------------------------------|---------------------------------------------------------|--------------------------|------------------|-------------------------------------------------------------------------------------------------------------------------|--|--|
| PIC18F2       | 26/45/46/5 | 5/56K42        |                                 |                                                         |                          |                  |                                                                                                                         |  |  |
| Param.<br>No. | Sym.       | Characteristic | Min.                            | Typ.†                                                   | Max.                     | Units            | Conditions                                                                                                              |  |  |
| Supply        | Voltage    |                |                                 |                                                         |                          |                  |                                                                                                                         |  |  |
| D002          | VDD        |                | <b>2.0</b><br>1.8<br>2.5<br>2.7 |                                                         | 3.6<br>3.6<br>3.6<br>3.6 | V<br>V<br>V<br>V | Fosc ≤ 16 MHz (-40°C to <+25°C)<br>Fosc ≤ 16 MHz (≥+25°C to +125°C)<br>Fosc > 16 MHz and Fosc ≤ 32 MHz<br>Fosc > 32 MHz |  |  |
| D002          | Vdd        |                | 2.3<br>2.5<br>2.7               | -                                                       | 5.5<br>5.5<br>5.5        | V<br>V<br>V      | Fosc $\leq$ 16 MHz<br>Fosc $>$ 16 MHz and Fosc $\leq$ 32 MHz<br>Fosc $>$ 32 MHz                                         |  |  |

#### Work around

None.

#### **Affected Silicon Revisions**

| A1 | A2 | <b>A</b> 3 |  |  |  |
|----|----|------------|--|--|--|
| Х  | Х  | Х          |  |  |  |

#### 1.4 Fixed Voltage Reference (FVR) Accuracy

At temperatures below -20°C, the output voltage for the FVR may be greater than the levels specified in the data sheet. This will apply to all three gain amplifier settings, (1X, 2X, 4X). The affected parameter numbers found in the data sheet are: FVR01 (1X gain setting), FVR02 (2X gain setting), and FVR03 (4X gain setting).

#### Work around

At temperatures above  $-20^{\circ}$ C, the stated tolerances in the data sheet remain in effect. Operate the FVR only at temperatures above  $-20^{\circ}$ C.

| A1 | A2 | A3 |  |  |  |
|----|----|----|--|--|--|
| Х  | Х  | Х  |  |  |  |

# 2. Module: Signal Measurement Timer (SMT)

#### 2.1 MFINTOSC Clock Sources into SMT

The Signal Measurement Timer does not operate when MFINTOSC is selected as the clock source (i.e. CSEL = 0b100 and 0b101).

#### Work around

The MFINTOSC does not start up automatically. User software needs to manually enable the MFINTOSC by setting the MFOEN bit in the OSCCEN register. The MFINTOSC will remain enabled as long as MFOEN bit is set.

#### Affected Silicon Revisions

| A1 | A2 | A3 |  |  |  |
|----|----|----|--|--|--|
| Х  | Х  | Х  |  |  |  |

## 3. Module: Direct Memory Access (DMA)

#### 3.1 DMA Reads from Data EEPROM

The DMA modules do not operate when configured to access the Data EEPROM (i.e., SMR<1:0> = 1x). The destination gets written to 0x00.

Work around

None. NVMCON reads work as described.

#### Affected Silicon Revisions

| A1 | A2 | A3 |  |  |  |
|----|----|----|--|--|--|
| Х  |    |    |  |  |  |

#### 3.2 DMA in Doze Mode

When the CPU is operated in Doze mode, DMA transfers may not work as expected.

#### Work around

None.

#### Affected Silicon Revisions

| A1 | A2 | A3 |  |  |  |
|----|----|----|--|--|--|
| Х  | Х  |    |  |  |  |

## 4. Module: Universal Asynchronous Receiver Transmitter (UART)

#### 4.1 Baud Rate Generator Speed Select

The Baud Rate Generator Speed Select feature (BRGS bit in the UxCON0 register) in DALI mode is not functional. The Baud Rate Generator always operates at normal speed with 16 baud clocks per bit in DALI mode.

#### Work around

When using UART in DALI mode, operate the Baud Rate Generator in normal speed (BRGS = 0) only and use the following formula to calculate the UxBRGH:L register value:

$$UxBRGH:L = \frac{FOSC}{16 \times Desired Baud Rate} - 1$$

Example: To obtain the desired baud rate of 1200 at Fosc = 64 MHz,

$$UxBRGH:L = \frac{64,000,000}{16 \times 1200} - 1 = 3332$$

#### **Affected Silicon Revisions**

| <b>A</b> 1 | A2 | A3 |  |  |  |
|------------|----|----|--|--|--|
|            | Х  | Х  |  |  |  |

#### 4.2 Stop Bit Interrupt Flag

Stop Bit Interrupt flag functionality is not available in the CERIF bit in revision A1.

#### Work around

Use Timer2 with HLT and connect the UART RX port to the timer Reset trigger. Set the time-out period to the desired Stop bit time (for DALI mode, this is equivalent to two Stop bits at 1200 baud = 1.66 ms). When the Stop bit is received, the timer times out notifying end of data.

| A1 | A2 | A3 |  |  |  |
|----|----|----|--|--|--|
| Х  |    |    |  |  |  |

## 4.3 Auto-Baud

When the UART is configured as follows, then the first character received after auto-baud may be corrupted.

- The UBRG registers are cleared.
- The BRGS bit is set (fast baud rate mode).

• The Stop bits are configured for two Stop bits (STP = 0blx).

#### Work around

- a) In asynchronous modes other than LIN: the transmitter should delay the first character by at least one character period after sending autobaud.
- b) In all asynchronous modes including LIN: Clear the BRGS bit to select the normal baud rate mode.

| A1 | A2 | A3 |  |  |  |
|----|----|----|--|--|--|
| Х  | Х  | Х  |  |  |  |

## 5. Module: I<sup>2</sup>C

#### 5.1 I<sup>2</sup>C Receive Buffer

When receiving data into the receive buffer I2CxRXB, the byte is transferred into the buffer on the 9th rising clock edge rather than the expected 8th falling edge. This causes both the Receive Buffer Full (RXBF) Status bit and the Receive Buffer Interrupt Flag (I2CxRXIF) to also be set on the 9th rising clock edge. The Data Write Interrupt (WRIF) and Address Interrupt Flag (ADRIF) will still be set on the 8th falling clock edge. If user software is configured to interrupt (or poll) when either of the WRIF or ADRIF bits are set, hardware will read an empty receive buffer, set the Receive Read Error (RXRE) status flag, and a NACK will be issued.

#### Work around

Do not use WRIF or ADRIF to determine when the receive buffer has received data. Instead, interrupt/poll using the I2CxRXIF interrupt bit or poll the RXBF bit. These bits are correctly set once the address/data byte has been transferred into I2CxRXB.

#### Affected Silicon Revisions

| A1 | A2 | A3 |  |  |  |
|----|----|----|--|--|--|
| Х  | Х  | Х  |  |  |  |

#### 6. Module: Nonvolatile Memory (NVM) Control

#### 6.1 WRERR Bit Functionality

When a Reset is issued while an NVM highvoltage operation is in progress, the WRERR bit in the NVMCON1 register is set as expected. After clearing the WRERR bit, if a Reset reoccurs, the WRERR bit is set again regardless of whether an NVM operation is in progress or not. A successful write operation will clear the WRERR condition.

#### Work around

None.

#### **Affected Silicon Revisions**

| A1 | A2 | A3 |  |  |  |
|----|----|----|--|--|--|
| Х  | Х  |    |  |  |  |

#### 7. Module: Windowed Watchdog Timer (WWDT)

#### 7.1 WWDT Operation in Doze Mode

When the CLRWDT instruction is issued in Doze mode, a window violation error occurs in WWDT even though the window is open and armed.

#### Work around

Do not operate the WWDT in Doze mode.

#### Affected Silicon Revisions

|   | A1 | A2 | A3 |  |  |  |
|---|----|----|----|--|--|--|
| ſ | Х  | Х  |    |  |  |  |

#### 8. Module: Power-Saving Operation Modes

#### 8.1 Low-Power Sleep Mode in F Devices

The F device resets when waking up from Sleep while in Low-Power mode (VREGPM = 1 in VREGCON register) at 3.1V < VDD < 3.3V.

#### Work around

- a) If wake-up from Sleep is needed at 3.1V < VDD</li>
   < 3.3V, operate the F device in Normal Power mode (VREGPM = 0).</li>
- b) If wake-up from Sleep is needed at 3.1V < VDD</li>
   < 3.3V, enable the Fixed Voltage Reference (EN = 1 in FVRCON register). This increases the current in Sleep mode by typically 7 μA.

| A1 | A2 | A3 |  |  |  |
|----|----|----|--|--|--|
| Х  | Х  |    |  |  |  |

# 9. Module: Analog-to-Digital Converter with Computation (ADC<sup>2</sup>)

#### 9.1 ADC Conversion

At the very beginning of the ADC conversion, the input signal may briefly be pulled to ground, which in turn may take some charge out of the internal sample and hold capacitor. The problem is more pronounced on inputs with an impedance greater than 1K ohm.

This issue will be seen when sampling the following internal channel inputs: FVR, DAC, and Temperature Indicator and when sampling external sources on an analog pin, including the CVD.

#### Work around

- a) When sampling the internal channel inputs, FVR, DAC, and Temperature Indicator, increase the minimum TAD time to 4 μs to increase accuracy.
- b) When sampling an external source through an analog pin, keep the input impedance below 1K ohm.
- c) When using the ADC in CVD mode, there is no work around.

#### Affected Silicon Revisions

| A1 | A2 | A3 |  |  |  |
|----|----|----|--|--|--|
| Х  |    |    |  |  |  |

## 9.2 Burst Average Mode Double Sampling

When the  $ADC^2$  is operated in Burst Average mode (MD = 0b011 in ADCON2 register) while enabling non-continuous operation and doublesampling (CONT = 0 in the ADCON0 register and DSEN = 1 in the ADCON1 register), the value in the ADCNT register does not increment beyond 0b1 toward the value in the ADRPT register.

#### Work around

When operating the  $ADC^2$  in Burst Average mode with double-sampling, enable continuous operation of the module (CONT = 1 in the ADCON0 register) and set the stop-on-interrupt bit (SOI bit in the ADCON3 register). After the interrupt occurs, perform appropriate threshold calculations in the software and retrigger  $ADC^2$ as necessary.

If the CPU is in Low-Power Sleep mode, alternatively the  $ADC^2$  in non-continuous Burst Average mode can be operated with single ADC conversion (DSEN = 0 in the ADCON1 register) compromising noise immunity for lower power consumption by preventing the device from waking up to perform threshold calculations in the software.

#### Affected Silicon Revisions

| A1 | A2 | A3 |  |  |  |
|----|----|----|--|--|--|
| Х  | Х  |    |  |  |  |

#### 9.3 ADC Conversion in Fosc Mode

The ADCON0.GO bit remains set and the conversion does not complete successfully when configured to operate in Fosc mode (ADCON0.CS=0) with Fosc > 40 MHz.

#### Work around

Use ADCRC as the ADC clock source (ADCON0.CS=1).

| A1 | A2 | A3 |  |  |  |
|----|----|----|--|--|--|
| Х  |    |    |  |  |  |

#### 10. Module: Instruction Set

### 10.1MOVFF/MOVSF Instruction

When the BSR points to the last bank of the SFR region (BSR=0x3F) and the low byte of the source or destination address of a MOVFF/ MOVSF instruction equals the low byte of an indirect addressing operation register address (INDFx, POSTINCx, POSTDECx, PREINCx, PLUSWx), the operation will not be completed as expected. Either, one or more of the destination, FSR value, or location pointed to by the FSR will be corrupted, or the move will simply not occur.

#### Work around

Ensure that the BSR does not point to the last bank if the SFR region (BSR=0x3F) when MOVFF/MOVSF instruction is being executed.

#### Affected Silicon Revisions

| A1 | A2 | A3 |  |  |  |
|----|----|----|--|--|--|
| Х  | Х  | Х  |  |  |  |

#### 11. Module: Program Flash Memory

#### 11.1 Endurance of PFM Cell for LF Devices

The Flash memory cell endurance specification (Parameter MEM30) for PIC18LF26/45/46/55/ 56K42 devices is 1K cycles.

#### Work around

None.

#### Affected Silicon Revisions

| <b>A</b> 1 | A2 | A3 |  |  |  |
|------------|----|----|--|--|--|
| Х          | Х  | Х  |  |  |  |

## **Data Sheet Clarifications**

The following typographic corrections and clarifications are to be noted for the latest version of the device data sheet (DS40001919**E**):

Corrections are shown in **bold**. Where possible, the original bold text formatting has been removed for clarity.

None.

## APPENDIX A: DOCUMENT REVISION HISTORY

## Rev G Document (11/2019)

Added Modules 1.4 Fixed Voltage Reference (FVR) Accuracy and 5.1 I<sup>2</sup>C Receive Buffer; Added Module 11 Program Flash Memory; Removed A2 rev in 9.3 (typo).

## Rev F Document (3/2019)

Added silicone rev. A3. Updated Module 5.1. Added sections 4.3, 8.3 and 9.1.

## Rev E Document (11/2018)

Updated Modules 3.1 and 4.1.

Data Sheet Clarifications: Deleted Module 1: Electrical Specifications.

## Rev D Document (9/2018)

Updated Table 2. Updated Item 8.1.

## Rev C Document (06/2018)

Updated Table 1 and Table 2; Added Module 4: UART; Module 3.2; Module 5: NVM Control; Module 6: WWDT; Module 7: Power-Saving Operation Modes; Added Module 8: ADC

Data Sheet Clarifications: Added Module 1: Electrical Specifications.

Other minor corrections.

## Rev B Document (10/2017)

Added Module 3: DMA to Silicon Errata Issues. Other minor corrections.

## Rev A Document (06/2017)

Initial release of this document.

#### Note the following details of the code protection feature on Microchip devices:

- Microchip products meet the specification contained in their particular Microchip Data Sheet.
- Microchip believes that its family of products is one of the most secure families of its kind on the market today, when used in the intended manner and under normal conditions.
- There are dishonest and possibly illegal methods used to breach the code protection feature. All of these methods, to our knowledge, require using the Microchip products in a manner outside the operating specifications contained in Microchip's Data Sheets. Most likely, the person doing so is engaged in theft of intellectual property.
- Microchip is willing to work with the customer who is concerned about the integrity of their code.
- Neither Microchip nor any other semiconductor manufacturer can guarantee the security of their code. Code protection does not mean that we are guaranteeing the product as "unbreakable."

Code protection is constantly evolving. We at Microchip are committed to continuously improving the code protection features of our products. Attempts to break Microchip's code protection feature may be a violation of the Digital Millennium Copyright Act. If such acts allow unauthorized access to your software or other copyrighted work, you may have a right to sue for relief under that Act.

Information contained in this publication regarding device applications and the like is provided only for your convenience and may be superseded by updates. It is your responsibility to ensure that your application meets with your specifications. MICROCHIP MAKES NO REPRESENTATIONS OR WARRANTIES OF ANY KIND WHETHER EXPRESS OR IMPLIED, WRITTEN OR ORAL, STATUTORY OR OTHERWISE, RELATED TO THE INFORMATION, INCLUDING BUT NOT LIMITED TO ITS CONDITION, QUALITY, PERFORMANCE, MERCHANTABILITY OR FITNESS FOR PURPOSE. Microchip disclaims all liability arising from this information and its use. Use of Microchip devices in life support and/or safety applications is entirely at the buyer's risk, and the buyer agrees to defend, indemnify and hold harmless Microchip from any and all damages, claims, suits, or expenses resulting from such use. No licenses are conveyed, implicitly or otherwise, under any Microchip intellectual property rights unless otherwise stated.

#### For information regarding Microchip's Quality Management Systems, please visit www.microchip.com/quality.

#### Trademarks

The Microchip name and logo, the Microchip logo, Adaptec, AnyRate, AVR, AVR logo, AVR Freaks, BesTime, BitCloud, chipKIT, chipKIT logo, CryptoMemory, CryptoRF, dsPIC, FlashFlex, flexPWR, HELDO, IGLOO, JukeBlox, KeeLoq, Kleer, LANCheck, LinkMD, maXStylus, maXTouch, MediaLB, megaAVR, Microsemi, Microsemi logo, MOST, MOST logo, MPLAB, OptoLyzer, PackeTime, PIC, picoPower, PICSTART, PIC32 logo, PolarFire, Prochip Designer, QTouch, SAM-BA, SenGenuity, SpyNIC, SST, SST Logo, SuperFlash, Symmetricom, SyncServer, Tachyon, TempTrackr, TimeSource, tinyAVR, UNI/O, Vectron, and XMEGA are registered trademarks of Microchip Technology Incorporated in the U.S.A. and other countries.

APT, ClockWorks, The Embedded Control Solutions Company, EtherSynch, FlashTec, Hyper Speed Control, HyperLight Load, IntelliMOS, Libero, motorBench, mTouch, Powermite 3, Precision Edge, ProASIC, ProASIC Plus, ProASIC Plus logo, Quiet-Wire, SmartFusion, SyncWorld, Temux, TimeCesium, TimeHub, TimePictra, TimeProvider, Vite, WinPath, and ZL are registered trademarks of Microchip Technology Incorporated in the U.S.A.

Adjacent Key Suppression, AKS, Analog-for-the-Digital Age, Any Capacitor, Anyln, AnyOut, BlueSky, BodyCom, CodeGuard, CryptoAuthentication, CryptoAutomotive, CryptoCompanion, CryptoController, dsPICDEM, dsPICDEM.net, Dynamic Average Matching, DAM, ECAN, EtherGREEN, In-Circuit Serial Programming, ICSP, INICnet, Inter-Chip Connectivity, JitterBlocker, KleerNet, KleerNet Iogo, memBrain, Mindi, MiWi, MPASM, MPF, MPLAB Certified Iogo, MPLIB, MPLINK, MultiTRAK, NetDetach, Omniscient Code Generation, PICDEM, PICDEM.net, PICkit, PICtail, PowerSmart, PureSilicon, QMatrix, REAL ICE, Ripple Blocker, SAM-ICE, Serial Quad I/O, SMART-I.S., SQI, SuperSwitcher, SuperSwitcher II, Total Endurance, TSHARC, USBCheck, VariSense, ViewSpan, WiperLock, Wireless DNA, and ZENA are trademarks of Microchip Technology Incorporated in the U.S.A. and other countries.

SQTP is a service mark of Microchip Technology Incorporated in the U.S.A.

The Adaptec logo, Frequency on Demand, Silicon Storage Technology, and Symmcom are registered trademarks of Microchip Technology Inc. in other countries.

GestIC is a registered trademark of Microchip Technology Germany II GmbH & Co. KG, a subsidiary of Microchip Technology Inc., in other countries.

All other trademarks mentioned herein are property of their respective companies.

© 2017-2019, Microchip Technology Incorporated, All Rights Reserved.

ISBN: 978-1-5224-5305-5



## Worldwide Sales and Service

#### AMERICAS

**Corporate Office** 2355 West Chandler Blvd. Chandler, AZ 85224-6199 Tel: 480-792-7200 Fax: 480-792-7277 Technical Support: http://www.microchip.com/ support

Web Address: www.microchip.com

Atlanta Duluth, GA Tel: 678-957-9614 Fax: 678-957-1455

Austin, TX Tel: 512-257-3370

Boston Westborough, MA Tel: 774-760-0087 Fax: 774-760-0088

Chicago Itasca, IL Tel: 630-285-0071 Fax: 630-285-0075

Dallas Addison, TX Tel: 972-818-7423 Fax: 972-818-2924

Detroit Novi, MI Tel: 248-848-4000

Houston, TX Tel: 281-894-5983

Indianapolis Noblesville, IN Tel: 317-773-8323 Fax: 317-773-5453 Tel: 317-536-2380

Los Angeles Mission Viejo, CA Tel: 949-462-9523 Fax: 949-462-9608 Tel: 951-273-7800

Raleigh, NC Tel: 919-844-7510

New York, NY Tel: 631-435-6000

San Jose, CA Tel: 408-735-9110 Tel: 408-436-4270

Canada - Toronto Tel: 905-695-1980 Fax: 905-695-2078

#### ASIA/PACIFIC

Australia - Sydney Tel: 61-2-9868-6733

China - Beijing Tel: 86-10-8569-7000 China - Chengdu

Tel: 86-28-8665-5511 China - Chongqing Tel: 86-23-8980-9588

China - Dongguan Tel: 86-769-8702-9880

China - Guangzhou Tel: 86-20-8755-8029

China - Hangzhou Tel: 86-571-8792-8115

China - Hong Kong SAR Tel: 852-2943-5100

China - Nanjing Tel: 86-25-8473-2460

China - Qingdao Tel: 86-532-8502-7355

China - Shanghai Tel: 86-21-3326-8000

China - Shenyang Tel: 86-24-2334-2829

China - Shenzhen Tel: 86-755-8864-2200

China - Suzhou Tel: 86-186-6233-1526

China - Wuhan Tel: 86-27-5980-5300

China - Xian Tel: 86-29-8833-7252

China - Xiamen Tel: 86-592-2388138

Tel: 86-756-3210040

## ASIA/PACIFIC

India - Bangalore Tel: 91-80-3090-4444

India - New Delhi Tel: 91-11-4160-8631 India - Pune

Tel: 91-20-4121-0141 Japan - Osaka

Tel: 81-6-6152-7160 Japan - Tokyo

Tel: 81-3-6880- 3770 Korea - Daegu

Tel: 82-53-744-4301 Korea - Seoul

Tel: 82-2-554-7200

Malaysia - Kuala Lumpur Tel: 60-3-7651-7906

Malaysia - Penang Tel: 60-4-227-8870

Philippines - Manila Tel: 63-2-634-9065

Singapore Tel: 65-6334-8870

Taiwan - Hsin Chu Tel: 886-3-577-8366

Taiwan - Kaohsiung Tel: 886-7-213-7830

Taiwan - Taipei Tel: 886-2-2508-8600

Thailand - Bangkok Tel: 66-2-694-1351

Vietnam - Ho Chi Minh Tel: 84-28-5448-2100

Tel: 31-416-690399 Fax: 31-416-690340

Italy - Padova

EUROPE

Austria - Wels

Tel: 43-7242-2244-39

Tel: 45-4450-2828

Fax: 45-4485-2829

Tel: 358-9-4520-820

Tel: 33-1-69-53-63-20

Fax: 33-1-69-30-90-79

Germany - Garching

Tel: 49-2129-3766400

Germany - Heilbronn

Germany - Karlsruhe

Tel: 49-7131-72400

Tel: 49-721-625370

Germany - Munich

Tel: 49-89-627-144-0

Fax: 49-89-627-144-44

Germany - Rosenheim

Tel: 49-8031-354-560

Israel - Ra'anana

Italy - Milan

Tel: 972-9-744-7705

Tel: 39-0331-742611

Fax: 39-0331-466781

Tel: 39-049-7625286

**Netherlands - Drunen** 

Tel: 49-8931-9700

Germany - Haan

Finland - Espoo

France - Paris

Fax: 43-7242-2244-393

Denmark - Copenhagen

Norway - Trondheim Tel: 47-7288-4388

Poland - Warsaw Tel: 48-22-3325737

Romania - Bucharest Tel: 40-21-407-87-50

Spain - Madrid Tel: 34-91-708-08-90 Fax: 34-91-708-08-91

Sweden - Gothenberg Tel: 46-31-704-60-40

Sweden - Stockholm Tel: 46-8-5090-4654

**UK - Wokingham** Tel: 44-118-921-5800 Fax: 44-118-921-5820

China - Zhuhai