## General Description

The 8524 is a low skew, 1-to-22 Differential-to-HSTL Fanout Buffer. The 8524 has two selectable clock inputs. The CLK, nCLK pair can accept most standard differential input levels. The PCLK, nPCLK pair can accept LVPECL, CML, or SSTL input levels. The device is internally synchronized to eliminate runt pulses on the outputs during asynchronous assertion/deassertion of the OE pin. The 8524's low output and part-to-part skew characteristics make it ideal for workstation, server, and other high performance clock distribution applications.

## Block Diagram



## Features

- Twenty-two differential HSTL outputs each with the ability to drive $50 \Omega$ to ground
- Selectable differential CLK, nCLK or LVPECL clock inputs
- CLK, nCLK pair can accept the following differential input levels: LVPECL, LVDS, HSTL, SSTL, HCSL
- PCLK, nPCLK supports the following input types: LVPECL, CML, SSTL
- Maximum output frequency: 500 MHz
- Translates any single-ended input signal (LVCMOS, LVTTL, GTL) to HSTL levels with resistor bias on nCLK input
- Output skew: 80ps (maximum)
- Part-to-part skew: 700ps (maximum)
- Jitter, RMS: 0.04ps (typical)
- LVPECL and HSTL mode operating voltage supply range: $\mathrm{V}_{\mathrm{DD}}=3.3 \mathrm{~V} \pm 5 \%, \mathrm{~V}_{\mathrm{DDO}}=1.6 \mathrm{~V}$ to $2 \mathrm{~V}, \mathrm{GND}=0 \mathrm{~V}$
- $0^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$ ambient operating temperature


## Pin Assignment



64-Lead TQFP E-Pad
$10 \mathrm{~mm} \times 10 \mathrm{~mm} \times 1.0 \mathrm{~mm}$ package body
Y package
Top View

Table 1. Pin Descriptions

| Number | Name | Type |  | Description |
| :---: | :---: | :---: | :---: | :---: |
| $\begin{aligned} & \hline 1,16,17,32, \\ & 33,48,49,64 \end{aligned}$ | $V_{\text {DDo }}$ | Power |  | Output supply pins. |
| 2, 3, 12, 13 | nc | Unused |  | No connect. |
| 4 | $\mathrm{V}_{\text {D }}$ | Power |  | Core supply pin. |
| 5 | CLK | Input | Pulldown | Non-inverting differential clock input pair. |
| 6 | nCLK | Input | Pullup/ Pulldown | Inverting differential clock input pair. Biased to ${ }^{2 / 3} \mathrm{~V}_{\text {cc }}$. |
| 7 | CLK_SEL | Input | Pullup | Clock select input. When HIGH, selects PCLK, nPCLK inputs. When LOW, selects CLK, nCLK inputs. <br> LVCMOS / LVTTL interface levels. |
| 8 | PCLK | Input | Pulldown | Non-inverting differential LVPECL clock input pair. |
| 9 | nPCLK | Input | Pullup/ Pulldown | Inverting differential LVPECL clock input pair. Biased to ${ }^{1 / 3} \mathrm{~V}_{\text {cc }}$. |
| 10 | GND | Power |  | Power supply ground. |
| 11 | OE | Input | Pullup | Output enable. Controls enabling and disabling of outputs Q0:Q21, nQ0:nQ21. LVCMOS / LVTTL interface levels. |
| 14, 15 | nQ21, Q21 | Output |  | Differential clock outputs. HSTL interface levels. |
| 18, 19 | nQ20, Q20 | Output |  | Differential clock outputs. HSTL interface levels. |
| 20, 21 | nQ19, Q19 | Output |  | Differential clock outputs. HSTL interface levels. |
| 22, 23 | nQ18, Q18 | Output |  | Differential clock outputs. HSTL interface levels. |
| 24, 25 | nQ17, Q17 | Output |  | Differential clock outputs. HSTL interface levels. |
| 26, 27 | nQ16, Q16 | Output |  | Differential clock outputs. HSTL interface levels. |
| 28, 29 | nQ15, Q15 | Output |  | Differential clock outputs. HSTL interface levels. |
| 30, 31 | nQ14, Q14 | Output |  | Differential clock outputs. HSTL interface levels. |
| 34, 35 | nQ13, Q13 | Output |  | Differential clock outputs. HSTL interface levels. |
| 36, 37 | nQ12, Q12 | Output |  | Differential clock outputs. HSTL interface levels. |
| 38, 39 | nQ11, Q11 | Output |  | Differential clock outputs. HSTL interface levels. |
| 40, 41 | nQ10, Q10 | Output |  | Differential clock outputs. HSTL interface levels. |
| 42, 43 | nQ9, Q9 | Output |  | Differential clock outputs. HSTL interface levels. |
| 44, 45 | nQ8, Q8 | Output |  | Differential clock outputs. HSTL interface levels. |
| 46, 47 | nQ7, Q7 | Output |  | Differential clock outputs. HSTL interface levels. |
| 50, 51 | nQ6, Q6 | Output |  | Differential clock outputs. HSTL interface levels. |
| 52, 53 | nQ5, Q5 | Output |  | Differential clock outputs. HSTL interface levels. |
| 54, 55 | nQ4, Q4 | Output |  | Differential clock outputs. HSTL interface levels. |
| 56, 57 | nQ3, Q3 | Output |  | Differential clock outputs. HSTL interface levels. |
| 58, 59 | nQ2, Q2 | Output |  | Differential clock outputs. HSTL interface levels. |
| 60, 61 | nQ1, Q1 | Output |  | Differential clock outputs. HSTL interface levels. |
| 62, 63 | nQ0, Q0 | Output |  | Differential clock outputs. HSTL interface levels. |

NOTE: Pullup and Pulldown refer to internal input resistors. See Table 2, Pin Characteristics, for typical values.

Table 2. Pin Characteristics

| Symbol | Parameter | Test Conditions | Minimum | Typical | Maximum | Units |
| :--- | :--- | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{C}_{\text {IN }}$ | Input Capacitance |  |  | 4 |  | pF |
| $\mathrm{R}_{\text {PULLUP }}$ | Input Pullup Resistor |  |  | 37 |  | $\mathrm{~K} \Omega$ |
| $\mathrm{R}_{\text {PULLDown }}$ | Input Pulldown Resistor |  |  | 75 |  | $\mathrm{~K} \Omega$ |

Table 3A. Control Input Function Table

| Inputs |  | Outputs |  |
| :---: | :---: | :---: | :---: |
| OE | CLK_SEL | Q0:Q21 | nQ0:nQ21 |
| 0 | 0 | LOW | HIGH |
| 0 | 1 | LOW | HIGH |
| 1 | 0 | CLK | nCLK |
| 1 | 1 | PCLK | nPCLK |



Figure 1. OE Timing Diagram

## Absolute Maximum Ratings

| Supply Voltage, $\mathrm{V}_{\mathrm{DD}}$ | 4.6 V |
| :---: | :---: |
| Inputs, V | -0.5 V to $\mathrm{V}_{\mathrm{DD}}+0.5 \mathrm{~V}$ |
| Outputs, Io |  |
| Continuous Current | 50 mA |
| Surge Current | 100 mA |
| Package Thermal Impedance, $\theta_{\text {JA }}$ | $22.3{ }^{\circ} \mathrm{C} / \mathrm{W}$ (0 Ifpm) |
| Storage Temperature, $\mathrm{T}_{\text {STG }}$ | $-65^{\circ} \mathrm{C}$ to $150^{\circ} \mathrm{C}$ |

Table 4A. Power Supply DC Characteristics, $\mathrm{V}_{\mathrm{dd}}=3.3 \mathrm{~V} \pm 5 \%, \mathrm{~V}_{\text {doo }}=1.8 \mathrm{~V} \pm 0.2 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=0^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$

| Symbol | Parameter | Test Conditions | Minimum | Typical | Maximum | Units |
| :--- | :--- | :--- | :---: | :---: | :---: | :---: |
| $\mathrm{V}_{\mathrm{DD}}$ | Core Supply Voltage |  | 3.135 | 3.3 | 3.465 | V |
| $\mathrm{~V}_{\mathrm{DDO}}$ | Output Power Supply Voltage |  | 1.6 | 1.8 | 2.0 | V |
| $\mathrm{I}_{\mathrm{DD}}$ | Power Supply Current |  |  |  | 220 | mA |
| $\mathrm{I}_{\mathrm{DDO}}$ | Output Supply Current | No Load |  | 1 |  | mA |

Table 4B. LVCMOS / LVTTL DC Characteristics, $\mathrm{V}_{\mathrm{DD}}=3.3 \mathrm{~V} \pm 5 \%, \mathrm{~V}_{\text {Do }}=1.8 \mathrm{~V} \pm 0.2 \mathrm{~V}, \mathrm{TA}=0^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$

| Symbol | Parameter | Test Conditions | Minimum | Typical | Maximum | Units |
| :--- | :--- | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{V}_{\mathrm{IH}}$ | Input High Voltage |  | 2 |  | $\mathrm{~V}_{\mathrm{DD}}+0.3$ | V |
| $\mathrm{~V}_{\mathrm{IL}}$ | Input Low Voltage |  | -0.3 |  | 0.8 | V |
| $\mathrm{I}_{\mathrm{HH}}$ | Input High Current | OE, CLK_SEL |  |  |  | 5 |
| $\mathrm{I}_{\mathrm{IL}}$ | Input Low Current | OE, CLK_SEL |  | -150 |  |  |

Table 4C. Differential DC Characteristics, $\mathrm{V}_{\mathrm{DD}}=3.3 \mathrm{~V} \pm 5 \%, \mathrm{~V}_{\text {dod }}=1.8 \mathrm{~V} \pm 0.2 \mathrm{~V}, \mathrm{TA}=0^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$

| Symbol | Parameter | Test Conditions | Minimum | Typical | Maximum | Units |
| :--- | :--- | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{I}_{\mathrm{IH}}$ | Input High Current | CLK, nCLK | $\mathrm{V}_{\mathrm{DD}}=\mathrm{V}_{\mathrm{IN}}=3.465 \mathrm{~V}$ |  |  | 150 |
| $\mathrm{I}_{\mathrm{IL}}$ | Input Low Current | CLK, nCLK | $\mathrm{V}_{\mathrm{DD}}=3.465 \mathrm{~V}, \mathrm{~V}_{\mathrm{IN}}=0 \mathrm{~V}$ | -150 |  |  |
| $\mathrm{~V}_{\mathrm{PP}}$ | Peak-to-Peak Input Voltage |  | 0.15 |  | $\mu \mathrm{~A}$ |  |
| $\mathrm{~V}_{\text {CMR }}$ | Common Mode Input Voltage; NOTE 1, 2 |  | $\mathrm{GND}+0.5$ |  | $\mathrm{~V}_{\mathrm{DD}}-0.85$ | V |

NOTE 1: Common mode voltage is defined as $\mathrm{V}_{\text {H }}$.
NOTE 2: For single ended applications, the maximum input voltage for CLK and nCLK is $\mathrm{V}_{\mathrm{DD}}+0.3 \mathrm{~V}$.

Table 4D. LVPECL DC Characteristics, $\mathrm{V}_{\mathrm{DD}}=3.3 \mathrm{~V} \pm 5 \%, \mathrm{~V}_{\mathrm{Ddo}}=1.8 \mathrm{~V} \pm 0.2 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=0^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$

| Symbol | Parameter | Test Conditions | Minimum | Typical | Maximum | Units |  |
| :--- | :--- | :--- | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{I}_{\mathrm{IH}}$ | Input High Current | PCLK, nPCLK | $\mathrm{V}_{\mathrm{DD}}=\mathrm{V}_{\mathrm{IN}}=3.465 \mathrm{~V}$ |  |  | 150 | $\mu \mathrm{~A}$ |
| $\mathrm{I}_{\mathrm{IL}}$ | Input Low Current | PCLK, nPCLK | $\mathrm{V}_{\mathrm{DD}}=3.465 \mathrm{~V}, \mathrm{~V}_{\mathrm{IN}}=0 \mathrm{~V}$ | -150 |  |  | $\mu \mathrm{~A}$ |
| $\mathrm{~V}_{\mathrm{PP}}$ | Peak-to-Peak Input Voltage |  | 0.3 |  | 1 | V |  |
| $\mathrm{~V}_{\mathrm{CMR}}$ | Common Mode Input Voltage; NOTE 1,2 |  | $\mathrm{GND}+1.5$ |  | $\mathrm{~V}_{\mathrm{DD}}$ | V |  |

NOTE 1: Common mode voltage is defined as $\mathrm{V}_{\text {IH }}$.
NOTE 2: For single ended applications, the maximum input voltage for PCLK and $n$ PCLK is $\mathrm{V}_{\mathrm{DD}}+0.3 \mathrm{~V}$.

Table 4E. HSTL DC Characteristics, $\mathrm{V}_{\mathrm{DD}}=3.3 \mathrm{~V} \pm 5 \%, \mathrm{~V}_{\mathrm{Ddo}}=1.8 \mathrm{~V} \pm 0.2 \mathrm{~V}, \mathrm{TA}_{\mathrm{A}}=0^{\circ} \mathrm{C}$ то $85^{\circ} \mathrm{C}$

| Symbol | Parameter | Test Conditions | Minimum | Typical | Maximum | Units |
| :--- | :--- | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{V}_{\mathrm{OH}}$ | Output High Voltage; NOTE 1 |  | 1.0 |  | 1.4 | V |
| $\mathrm{~V}_{\mathrm{OL}}$ | Output Low Voltage; NOTE 1 |  | 0 |  | 0.4 | V |
| $\mathrm{~V}_{\mathrm{OX}}$ | Output Crossover Voltage; NOTE 2 |  | 40 |  | 60 | $\%$ |
| $\mathrm{~V}_{\text {SWING }}$ | Peak-to-Peak Output Voltage Swing |  | 0.6 |  | 1.1 | V |

NOTE 1: Outputs terminated with $50 \Omega$ to ground.
NOTE 2: Defined with respect to output voltage swing at a given condition.

Table 5. AC Characteristics, $\mathrm{V}_{\mathrm{DD}}=3.3 \mathrm{~V} \pm 5 \%, \mathrm{~V}_{\mathrm{d} D}=1.8 \mathrm{~V} \pm 0.2 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=0^{\circ} \mathrm{C}$ то $85^{\circ} \mathrm{C}$

| Symbol | Parameter | Test Conditions | Minimum | Typical | Maximum | Units |
| :--- | :--- | :--- | :--- | :---: | :---: | :---: |
| $\mathrm{f}_{\text {MAX }}$ | Output Frequency |  |  |  | 500 | MHz |
| $\mathrm{t}_{\mathrm{PD}}$ | Propagation Delay; NOTE 1 |  | 1.7 |  | 2.7 | ns |
| tsk(o) | Output Skew; NOTE 2, 4 |  |  |  | 80 | ps |
| tsk(pp) | Part-to-Part Skew; NOTE 3, 4 |  |  |  | 700 | ps |
| jit | Buffer Additive Phase Jitter, RMS; <br> refer to Additive Phase Jitter section |  |  | 0.04 |  | ps |
|  | Output Rise/Fall Time | $20 \%$ to $80 \%$ | 300 |  | 700 | ps |
| $\mathrm{t}_{\mathrm{S}}$ | Setup Time |  | 1.0 |  | ns |  |
| $\mathrm{t}_{\mathrm{H}}$ | Hold Time |  | 0.5 |  |  | ns |
| odc | Output Duty Cycle | $f \leq 133 \mathrm{MHz}$ | 49 |  | 51 | $\%$ |

NOTE 1: Measured from the differential input crossing point to the differential output crossing point.
NOTE 2: Defined as skew between outputs at the same supply voltage and with equal load conditions. Measured at the output differential cross points.
NOTE 3: Defined as skew between outputs on different devices operating at the same supply voltages and with equal load conditions at the same temperature. Using the same type of inputs on each device, the outputs are measured at the differential cross points.
NOTE 4: This parameter is defined in accordance with JEDEC Standard 65.

## Additive Phase Jitter

The spectral purity in a band at a specific offset from the fundamental compared to the power of the fundamental is called the $\boldsymbol{d B} \boldsymbol{c}$ Phase Noise. This value is normally expressed using a Phase noise plot and is most often the specified plot in many applications. Phase noise is defined as the ratio of the noise power present in a 1 Hz band at a specified offset from the fundamental frequency to the power value of the fundamental. This ratio is expressed in decibels ( dBm ) or a ratio of the power in the

1 Hz band to the power in the fundamental. When the required offset is specified, the phase noise is called a $\boldsymbol{d B c}$ value, which simply means dBm at a specified offset from the fundamental. By investigating jitter in the frequency domain, we get a better understanding of its effects on the desired application over the entire time record of the signal. It is mathematically possible to calculate an expected bit error rate given a phase noise plot.


As with most timing specifications, phase noise measurements have issues. The primary issue relates to the limitations of the equipment. Often the noise floor of the equipment is higher than the noise floor of the device. This is illustrated above. The
device meets the noise floor of what is shown, but can actually be lower. The phase noise is dependant on the input source and measurement equipment.

## Parameter Measurement Information



## Application Information

## Wiring the Differential Input to Accept Single Ended Levels

Figure 2 shows how the differential input can be wired to accept single ended levels. The reference voltage $\mathrm{V} \_$REF $=\mathrm{V}_{\mathrm{DD}} / 2$ is generated by the bias resistors R1, R2 and C1. This bias circuit should be located as close as possible to the input pin. The ratio
of R1 and R2 might need to be adjusted to position the V_REF in the center of the input voltage swing. For example, if the input clock swing is only 2.5 V and $\mathrm{V}_{\mathrm{DD}}=3.3 \mathrm{~V}, \mathrm{~V} \_$REF should be 1.25 V and R2/R1 $=0.609$.


Figure 2. Single Ended Signal Driving Differential Input

## Differential Clock Input Interface

The CLK /nCLK accepts LVDS, LVPECL, HSTL, SSTL, HCSL and other differential signals. Both Vswing and Vон must meet the Vpp and Vcmr input requirements. Figures 3A to 3E show interface examples for the CLK/nCLK input driven by the most common driver types. The input interfaces suggested here are


Figure 3A. CLK/nCLK Input Driven by HSTL Driver


Figure 3C. CLK/nCLK Input Driven by 3.3V LVPECL Driver


Figure 3E. CLK/nCLK Input Driven by 3.3V LVPECL Driver with AC Couple
examples only. Please consult with the vendor of the driver component to confirm the driver termination requirements. For example in Figure 4A, the input termination applies for HSTL drivers. If you are using an LVHSTL driver from another vendor, use their termination recommendation.


Figure 3B. CLK/nCLK Input Driven by 3.3V LVPECL Driver


Figure 3D. CLK/nCLK Input Driven by 3.3V LVDS Driver

## LVPECL Clock Input Interface

The PCLK /nPCLK accepts LVPECL, CML, SSTL and other differential signals. Both Vswing and Vон must meet the Vpp and Vcmr input requirements. Figures 4A to $4 E$ show interface examples for the PCLK/nPCLK input driven by the most common driver types. The input interfaces suggested


Figure 4A. PCLK/nPCLK Input Driven by a CML Driver


Figure 4C. PCLK/nPCLK Input Driven by a 3.3V LVPECL Driver


Figure 4E. PCLK/nPCLK Input Driven by a 3.3V LVPECL Driver with AC Couple
here are examples only. If the driver is from another vendor, use their termination recommendation. Please consult with the vendor of the driver component to confirm the driver termination requirements.


Figure 4B. PCLK/nPCLK Input Driven by an SSTL Driver


Figure 4D. PCLK/nPCLK Input Driven by a 3.3V LVDS Driver

## Schematic Example

Figure 5 shows a schematic example of the 8524. In this example, the input is driven by a HSTL driver. The decoupling
capacitors should be physically located near the power pin. For 8524, the unused clock outputs can be left floating.


Figure 5. 8524 HSTL Buffer Schematic Example

## Thermal Release Path

The expose metal pad provides heat transfer from the device to the P.C. board. The expose metal pad is ground pad connected to ground plane through thermal via. The exposed pad on the device to the exposed metal pad on the PCB is contacted
through solder as shown in Figure 6. For further information, please refer to the Application Note on Surface Mount Assembly of Amkor's Thermally /Electrically Enhance Leadframe Base Package, Amkor Technology.


Figure 6. P.C. Board for Exposed Pad Thermal Release Path Example

## Power Considerations

This section provides information on power dissipation and junction temperature for the 8524.
Equations and example calculations are also provided.

## 1. Power Dissipation.

The total power dissipation for the 8524 is the sum of the core power plus the power dissipated in the load(s).
The following is the power dissipation for $\mathrm{V}_{\mathrm{DD}}=3.3 \mathrm{~V}+5 \%=3.465 \mathrm{~V}$, which gives worst case results.
NOTE: Please refer to Section 3 for details on calculating power dissipated in the load.

- Power (core) $)_{\text {MAX }}=\mathrm{V}_{\text {DD_MAX }}{ }^{*} \mathrm{I}_{\text {DD_MAX }}=3.465 \mathrm{~V} * 220 \mathrm{~mA}=762.3 \mathrm{~mW}$
- Power (outputs) max $=32.8 \mathrm{~mW} /$ Loaded Output pair

If all outputs are loaded, the total power is 22 * $32.8 \mathrm{~mW}=721.6 \mathrm{~mW}$

Total Power ${ }_{\text {max }}(3.465 \mathrm{~V}$, with all outputs switching $)=762.3 \mathrm{~mW}+721.6 \mathrm{~mW}=1483.9 \mathrm{~mW}$

## 2. Junction Temperature.

Junction temperature, Tj , is the temperature at the junction of the bond wire and bond pad and directly affects the reliability of the device. The maximum recommended junction temperature for the devices is $125^{\circ} \mathrm{C}$.

> The equation for $\mathrm{Tj}_{\mathrm{j}}$ is as follows: $\mathrm{Tj}=\theta_{\mathrm{JA}}$ * Pd_total $+\mathrm{T}_{\mathrm{A}}$
> $\mathrm{Tj}=$ Junction Temperature
> $\theta \mathrm{JA}=$ Junction-to-Ambient Thermal Resistance
> Pd_total = Total Device Power Dissipation (example calculation is in section 1 above)
> $\mathrm{T}_{\mathrm{A}}=$ Ambient Temperature

In order to calculate junction temperature, the appropriate junction-to-ambient thermal resistance $\theta \mathrm{\theta} a$ must be used. Assuming an air flow of 500 linear feet per minute and a multi-layer board, the appropriate value is $15.1^{\circ} \mathrm{C} / \mathrm{W}$ per Table 6 below.

Therefore, Tj for an ambient temperature of $85^{\circ} \mathrm{C}$ with all outputs switching is:

$$
85^{\circ} \mathrm{C}+1.484 \mathrm{~W} * 15.1^{\circ} \mathrm{C} / \mathrm{W}=107.4^{\circ} \mathrm{C} \text {. This is well below the limit of } 125^{\circ} \mathrm{C} .
$$

This calculation is only an example. Tj will obviously vary depending on the number of loaded outputs, supply voltage, air flow, and the type of board (single layer or multi-layer).

## Table 6. Thermal Resistance Oja for 64-pin TQFP, E-Pad Forced Convection $^{\text {6 }}$

## $\theta_{\mathrm{JA}}$ by Velocity (Linear Feet per Minute)

|  | 0 | 200 | 500 |
| :---: | :---: | :---: | :---: |
| Multi-Layer PCB, JEDEC Standard Test Boards | $22.3^{\circ} \mathrm{C} / \mathrm{W}$ | $17.2^{\circ} \mathrm{C} / \mathrm{W}$ | $15.1^{\circ} \mathrm{C} / \mathrm{W}$ |

NOTE: Most modern PCB designs use multi-layered boards. The data in the second row pertains to most designs.

## 3. Calculations and Equations.

The purpose of this section is to derive the power dissipated into the load.
HSTL output driver circuit and termination are shown in Figure 7.


Figure 7. HSTL Driver Circuit and Termination

To calculate worst case power dissipation into the load, use the following equations which assume a $50 \Omega$ load.
$\mathrm{Pd} \_\mathrm{H}$ is power dissipation when the output drives high.
$\mathrm{Pd} \_\mathrm{L}$ is the power dissipation when the output drives low.
$\operatorname{Pd}$ _H $=\left(\mathrm{V}_{\text {OH_MIN }} / \mathrm{R}_{\mathrm{L}}\right)^{*}\left(\mathrm{~V}_{\text {DDO_MAX }}-\mathrm{V}_{\text {OH_MIN }}\right)$
Pd_L $=\left(\mathrm{V}_{\text {OL_MAX }} / \mathrm{R}_{\mathrm{L}}\right)^{*}\left(\mathrm{~V}_{\text {DDO_MAX }}-\mathrm{V}_{\text {OL_MAX }}\right)$

Pd_H $=(1 \mathrm{~V} / 50 \Omega)$ * $(2 \mathrm{~V}-1 \mathrm{~V})=\mathbf{2 0 m W}$
Pd_L $=(0.4 \mathrm{~V} / 50 \Omega) *(2 \mathrm{~V}-0.4 \mathrm{~V})=12.8 \mathrm{~mW}$

Total Power Dissipation per output pair $=$ Pd_H + Pd_L $=\mathbf{3 2 . 8 m W}$

## Reliability Information

Table 7. $\theta_{\text {JA }}$ vs. Air Flow Table for 64 Lead TQFP, E-Pad

## $\theta_{\mathrm{JA}}$ by Velocity (Linear Feet per Minute)

|  | 0 | 200 | 500 |
| :---: | :---: | :---: | :---: |
| Multi-Layer PCB, JEDEC Standard Test Boards | $22.3^{\circ} \mathrm{C} / \mathrm{W}$ | $17.2^{\circ} \mathrm{C} / \mathrm{W}$ | $15.1^{\circ} \mathrm{C} / \mathrm{W}$ |

NOTE: Most modern PCB designs use multi-layered boards. The data in the second row pertains to most designs.

## Transistor Count

The transistor count for 8524 is: 1474

Package Outline - Y Suffix for 64 Lead TQFP, E-Pad


Table 8. Package Dimensions

| JEDEC VARIATION ALL DIMENSIONS IN MILLIMETERS |  |  |  |
| :---: | :---: | :---: | :---: |
| SYMBOL | ACD-HD |  |  |
|  | MINIMUM | NOMINAL | MAXIMUM |
| N | 64 |  |  |
| A | -- | -- | 1.20 |
| A1 | 0.05 | 0.10 | 0.15 |
| A2 | 0.95 | 1.0 | 1.05 |
| b | 0.17 | 0.22 | 0.27 |
| c | 0.09 | -- | 0.20 |
| D | 12.00 BASIC |  |  |
| D1 | 10.00 BASIC |  |  |
| D2 | 7.50 Ref. |  |  |
| E | 12.00 BASIC |  |  |
| E1 | 10.00 BASIC |  |  |
| E2 | 7.50 Ref. |  |  |
| e | 0.50 BASIC |  |  |
| L | 0.45 | 0.60 | 0.75 |
| $\theta$ |  | -- | $7^{\circ}$ |
| ccc | -- | -- | 0.08 |
| D3 \& E3 | 2.0 | -- | 10.0 |

Reference Document: JEDEC Publication 95, MS-026

Table 9. Ordering Information

| Part/Order Number | Marking | Package | Shipping Packaging | Temperature |
| :---: | :---: | :---: | :---: | :---: |
| 8524AYLF | ICS8524AYLF | 64 lead TQFP, E-Pad | tray | $0^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$ |
| 8524AYLFT | ICS8524AYLF | 64 lead TQFP, E-Pad | Tape and Reel | $0^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$ |

NOTE: Parts that are ordered with an "LF" suffix to the part number are the Pb-Free configuration and are RoHS com

| REVISION HISTORY SHEET |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: |
| Rev | Table | Page | Description of Change | Date |
| B | T5 | $\begin{aligned} & 1 \\ & 5 \\ & 6 \end{aligned}$ | Added Phase Jitter to Features section. <br> AC Characteristics Table - added Phase Jitter row. Added Additive Phase Jitter section. | 9/18/03 |
| B |  | 15 | Updated Package Outline and Package Dimensions Table. | 11/19/04 |
| B | T9 | 16 | Ordering Information Table - Added LF Marking and note | 8/1/07 |
| B | T9 | $\begin{aligned} & 10 \\ & 12 \end{aligned}$ | Updated datasheet's header/footer with IDT from ICS. Removed ICS prefix from Part/Order Number column. Added Contact Page. | 12/6/10 |
| B | T9 | 16 | Ordering Information - removed leaded devices. Updated data sheet format. | 11/9/15 |

Renesns

# IMPORTANT NOTICE AND DISCLAIMER 

RENESAS ELECTRONICS CORPORATION AND ITS SUBSIDIARIES ("RENESAS") PROVIDES TECHNICAL SPECIFICATIONS AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS OR IMPLIED, INCLUDING, WITHOUT LIMITATION, ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE, OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for developers skilled in the art designing with Renesas products. You are solely responsible for (1) selecting the appropriate products for your application, (2) designing, validating, and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, or other requirements. These resources are subject to change without notice. Renesas grants you permission to use these resources only for development of an application that uses Renesas products. Other reproduction or use of these resources is strictly prohibited. No license is granted to any other Renesas intellectual property or to any third party intellectual property. Renesas disclaims responsibility for, and you will fully indemnify Renesas and its representatives against, any claims, damages, costs, losses, or liabilities arising out of your use of these resources. Renesas' products are provided only subject to Renesas' Terms and Conditions of Sale or other applicable terms agreed to in writing. No use of any Renesas resources expands or otherwise alters any applicable warranties or warranty disclaimers for these products.

## Corporate Headquarters

TOYOSU FORESIA, 3-2-24 Toyosu,
Koto-ku, Tokyo 135-0061, Japan
www.renesas.com

## Contact Information

For further information on a product, technology, the most up-to-date version of a document, or your nearest sales office, please visit:

## Trademarks

Renesas and the Renesas logo are trademarks of Renesas Electronics Corporation. All trademarks and registered trademarks are the property of their respective owners.

