## SN65LBC175A, SN75LBC175A QUADRUPLE RS-485 DIFFERENTIAL LINE RECEIVERS

**GND** 

8

9 Пзв

SLLS455A - NOVEMBER 2000 - REVISED FEBRUARY 2001

- Designed for TIA/EIA-485, TIA/EIA-422, and **ISO 8482 Applications**
- Signaling Rate<sup>1</sup> Exceeding 50 Mbps
- Fail-Safe in Bus Short-Circuit, Open-Circuit, and Idle-Bus Conditions
- **ESD Protection on Bus Inputs** Exceeds 6 kV
- Common-Mode Bus Input Range -7 V to 12 V
- Propagation Delay Times <16 ns
- Low Standby Power Consumption <20 μA
- Pin-Compatible Upgrade for MC3486, DS96F175, LTC489, and SN75175

#### description

The SN65LBC175A and SN75LBC175A are quadruple differential line receivers with 3-state outputs, designed for TIA/EIA-485 (RS-485), TIA/EIA-422 (RS-422), and ISO 8482 (Euro RS-485) applications.

These devices are optimized for balanced multipoint bus communication at data rates up to and exceeding 50 million bits per second. The transmission media may be twisted-pair cables, printed-circuit board traces, or backplanes. The ultimate rate and distance of data transfer is dependent upon the attenuation characteristics of the media and the noise coupling to the environment.

SN65LBC175A (Marked as 65LBC175A) SN75LBC175A (Marked as 75LBC175A) D or N PACKAGE (TOP VIEW) 16 V<sub>CC</sub> 1В Г 1А П 15**∏** 4B 2 1Y **∏** 14 1 4A 3 13 T 4Y 4 2Ү П 5 12 3,4EN 11 T 3Y 2A **∏** 2B 👖 7 10 3A

#### logic diagram



Each receiver operates over a wide range of positive and negative common-mode input voltages, and features ESD protection to 6 kV, making it suitable for high-speed multipoint data transmission applications in harsh environments. These devices are designed using LinBiCMOS™, facilitating low power consumption and inherent robustness.

Two EN inputs provide pair-wise enable control, or these can be tied together externally to enable all four drivers with the same signal.

The SN75LBC175A is characterized for operation over the temperature range of 0°C to 70°C. The SN65LBC175A is characterized over the temperature range from -40°C to 85°C.



Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.

LinBiCMOS is a trademark of Texas Instruments.

<sup>1</sup>The signaling rate of a line is the number of voltage transitions that are made per second expressed in the units bps (bits per second).



# FUNCTION TABLE (each receiver)

| DIFFERENTIAL INPUTS<br>A – B (V <sub>ID</sub> ) | ENABLE<br>EN | OUTPUT<br>Y |  |  |
|-------------------------------------------------|--------------|-------------|--|--|
| V <sub>ID</sub> ≤ -0.2 V                        | Н            | L           |  |  |
| -0.2 V < V <sub>ID</sub> < -0.01 V              | Н            | ?           |  |  |
| -0.01 V ≤ V <sub>ID</sub>                       | Н            | Н           |  |  |
| X                                               | L            | Z           |  |  |
| X                                               | OPEN         | Z           |  |  |
| Short circuit                                   | Н            | Н           |  |  |
| Open circuit                                    | Н            | Н           |  |  |

 $\label{eq:hamiltonian} H = \text{high level}, \quad L = \text{low level}, \quad X = \text{irrelevant}, \quad Z = \text{high impedance (off)}, \\ ? = \text{indeterminate}$ 

#### **AVAILABLE OPTIONS**

|               | PACKAGE                                                 |                                           |  |
|---------------|---------------------------------------------------------|-------------------------------------------|--|
| TA            | PLASTIC<br>SMALL OUTLINE <sup>†</sup><br>(JEDEC MS-012) | PLASTIC<br>DUAL-IN-LINE<br>(JEDEC MS-001) |  |
| 0°C to 70°C   | SN75LBC175AD                                            | SN75LBC175AN                              |  |
| -40°C to 85°C | SN65LBC175AD                                            | SN65LBC175AN                              |  |

<sup>†</sup> Add an R suffix for taped and reeled

## equivalent input and output schematic diagrams









# SN65LBC175A, SN75LBC175A QUADRUPLE RS-485 DIFFERENTIAL LINE RECEIVERS

SLLS455A - NOVEMBER 2000 - REVISED FEBRUARY 2001

#### absolute maximum ratings†

| Supply voltage range, V <sub>CC</sub> (see Note 1)                     | 0.3 V to 6 V                       |
|------------------------------------------------------------------------|------------------------------------|
| Voltage range at any bus input (steady state), A and B                 |                                    |
| Voltage range at any bus input (transient pulse through 100 $\Omega$ , | see Figure 5)                      |
| Voltage input range at 1,2EN and 3,4EN, V <sub>I</sub>                 | 0.5 V to V <sub>CC</sub> + 0.5 V   |
| Electrostatic discharge:                                               |                                    |
| Human body model (see Note 2): A and B to GND                          | 6 kV                               |
| All pins                                                               | 5 kV                               |
| Charged-device model (see Note 3): All pins                            | 2 kV                               |
| Storage temperature range                                              | –65°C to 150°C                     |
| Continuous power dissipation                                           | See Power Dissipation Rating Table |
| Lead temperature 1.6 mm (1/16 inch) from case for 10 seconds           | 260°C                              |

<sup>†</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

NOTES: 1. All voltage values, except differential I/O bus voltages, are with respect to GND, and are steady-state (unless otherwise specified).

- 2. Tested in accordance with JEDEC Standard 22, Test Method A114-A.
- 3. Tested in accordance with JEDEC Standard 22, Test Method C101.

#### **DISSIPATION RATING TABLE**

| PACKAGE T <sub>A</sub> ≤ 25°C POWER RATING |         | DERATING FACTOR <sup>†</sup><br>ABOVE T <sub>A</sub> = 25°C | T <sub>A</sub> = 70°C<br>POWER RATING | T <sub>A</sub> = 85°C<br>POWER RATING |  |
|--------------------------------------------|---------|-------------------------------------------------------------|---------------------------------------|---------------------------------------|--|
| D                                          | 1080 mW | 8.7 mW/°C                                                   | 690 mW                                | 560 mW                                |  |
| N                                          | 1150 mW | 9.2 mW/°C                                                   | 736 mW                                | 598 mW                                |  |

This is the inverse of the junction-to-ambient thermal resistance when board-mounted and with no air flow.

## recommended operating conditions

|                                                |             | MIN  | NOM | MAX  | UNIT |
|------------------------------------------------|-------------|------|-----|------|------|
| Supply voltage, V <sub>CC</sub>                |             | 4.75 | 5   | 5.25 | V    |
| Voltage at any bus terminal                    | A, B        | -7   |     | 12   | V    |
| High-level input voltage, VIH                  | EN.         | 2    |     | VCC  | V    |
| Low-level input voltage, V <sub>IL</sub>       | EN          |      |     | 0.8  | V    |
| Output current                                 | Υ           | -8   |     | 8    | mA   |
| On another force shots are continued.          | SN75LBC175A | 0    |     | 70   | °C   |
| Operating free-air temperature, T <sub>A</sub> | SN65LBC175A | -40  |     | 85   | C    |



## SN65LBC175A, SN75LBC175A QUADRUPLE RS-485 DIFFERENTIAL LINE RECEIVERS

SLLS455A - NOVEMBER 2000 - REVISED FEBRUARY 2001

## electrical characteristics over recommended operating conditions

|                   | PARAMETE                                | R                       | TEST CO                                                                                         | NDITIONS                        | MIN  | TYP† | MAX | UNIT |
|-------------------|-----------------------------------------|-------------------------|-------------------------------------------------------------------------------------------------|---------------------------------|------|------|-----|------|
| V <sub>IT+</sub>  | Positive-going differential             | input voltage threshold |                                                                                                 |                                 |      | -80  | -10 |      |
| V <sub>IT</sub> _ | Negative-going differentia<br>threshold | ıl input voltage        | $-7 \text{ V} \le \text{V}_{CM} \le 12 \text{ V} (\text{V}_{CM} = (\text{V}_A + \text{V}_B)/2)$ |                                 | -200 | -120 |     | mV   |
| VHYS              | Hysteresis voltage (V <sub>IT+</sub>    | – V <sub>IT</sub> –)    |                                                                                                 |                                 |      | -40  |     | mV   |
| ٧ıK               | Input clamp voltage                     |                         | I <sub>I</sub> = -18 mA                                                                         |                                 | -1.5 | -0.8 |     | V    |
| Vон               | High-level output voltage               |                         | V <sub>ID</sub> = 200 mV,<br>I <sub>OH</sub> = -8 mA                                            | Coo Figure 1                    | 2.7  | 4.8  |     | V    |
| VOL               | Low-level output voltage                |                         | V <sub>ID</sub> = -200 mV,<br>I <sub>OL</sub> = 8 mA                                            | See Figure 1                    |      | 0.2  | 0.4 | V    |
| loz               | High-impedance-state ou                 | tput current            | V <sub>O</sub> = 0 V to V <sub>CC</sub>                                                         |                                 | -1   |      | 1   | μΑ   |
| 1.                | Line input ourrent                      |                         | Other input at 0 V,                                                                             | V <sub>I</sub> = 12 V           |      |      | 0.9 | mA   |
| 11                | Line input current                      |                         | $V_{CC} = 0$ V or 5 V                                                                           | V <sub>I</sub> = -7 V           | -0.7 |      | n   | mA   |
| lн                | High-level input current                | Fachle innute           |                                                                                                 |                                 |      |      | 100 | μΑ   |
| I <sub>Ι</sub> Γ  | Low-level input current                 | Enable inputs           |                                                                                                 |                                 | -100 |      |     | μΑ   |
| R <sub>I</sub>    | Input resistance                        |                         | A, B                                                                                            |                                 | 12   |      |     | kΩ   |
| laa               | Supply current                          | _                       | V <sub>ID</sub> = 5 V                                                                           | 1,2EN, 3,4EN at 0 V             |      |      | 20  | mA   |
| Icc               | эирріу сипепі                           |                         | No load                                                                                         | 1,2EN, 3,4EN at $V_{\hbox{CC}}$ |      | 11   | 16  | mA   |

<sup>&</sup>lt;sup>†</sup> All typical values are at  $V_{CC} = 5 \text{ V}$  and  $25^{\circ}\text{C}$ .

#### switching characteristics over recommended operating conditions

|                  | PARAMETER                                                   | TEST CONDITIONS                             | MIN | TYP <sup>†</sup> | MAX | UNIT |
|------------------|-------------------------------------------------------------|---------------------------------------------|-----|------------------|-----|------|
| t <sub>r</sub>   | Output rise time                                            |                                             |     | 2                | 4   | ns   |
| t <sub>f</sub>   | Output fall time                                            | V <sub>ID</sub> = −3 V to 3 V, See Figure 2 |     | 2                | 4   | ns   |
| <sup>t</sup> PLH | Propagation delay time, low-to-high level output            |                                             | 9   | 12               | 16  | ns   |
| tPHL             | Propagation delay time, high-to-low level output            |                                             | 9   | 12               | 16  | ns   |
| <sup>t</sup> PZH | Propagation delay time, high-impedance to high-level output | Can Figure 2                                |     | 27               | 38  | ns   |
| <sup>t</sup> PHZ | Propagation delay time, high-level to high-impedance output | See Figure 3                                |     | 7                | 16  | ns   |
| tPZL             | Propagation delay time, high-impedance to low level output  | See Figure 4                                |     | 29               | 38  | ns   |
| <sup>t</sup> PLZ | Propagation delay time, low-level to high-impedance output  | See Figure 4                                |     | 12               | 16  | ns   |
| tsk(p)           | Pulse skew (  (tpLH - tpHL)  )                              |                                             |     | 0.2              | 1   | ns   |
| tsk(o)           | Output skew (see Note 4)                                    |                                             |     |                  | 2   | ns   |
| tsk(pp)          | Part-to-part skew (see Note 5)                              |                                             |     |                  | 2   | ns   |

<sup>&</sup>lt;sup>†</sup> All typical values are at  $V_{CC} = 5 \text{ V}$  and 25°C.

NOTES: 4. Outputs skew (t<sub>sk(0)</sub>) is the magnitude of the time delay difference between the outputs of a single device with all of the inputs

5. Part-to-part skew (t<sub>Sk(pp)</sub>) is the magnitude of the difference in propagation delay times between any specified terminals of two devices when both devices operate with the same input signals, the same supply voltages, at the same temperature, and have identical packages and test circuits.



## PARAMETER MEASUREMENT INFORMATION



Figure 1. Voltage and Current Definitions



Figure 2. Switching Test Circuit and Waveforms



Figure 3. Test Circuit Waveforms, tpzH and tpHZ

#### PARAMETER MEASUREMENT INFORMATION



Figure 4. Test Circuit Waveforms, tpzL and tpLZ



Figure 5. Test Circuit and Waveform, Transient Over-Voltage Test

#### TYPICAL CHARACTERISTICS









## **TYPICAL CHARACTERISTICS**



Figure 10. Receiver Inputs and Outputs, 50 Mbps Signaling Rate

#### **APPLICATION INFORMATION**



Figure 11. Typical Application Circuit, DSP-to-DSP Link via Serial Peripheral Interface



Figure 12. Typical Application Circuit, High-Speed Servomotor Encoder Interface



SLLS455A - NOVEMBER 2000 - REVISED FEBRUARY 2001

#### **MECHANICAL DATA**

#### D (R-PDSO-G\*\*)

#### 14 PINS SHOWN

#### PLASTIC SMALL-OUTLINE PACKAGE



NOTES: A. All linear dimensions are in inches (millimeters).

B. This drawing is subject to change without notice.

C. Body dimensions do not include mold flash or protrusion, not to exceed 0.006 (0,15).

D. Falls within JEDEC MS-012

SLLS455A - NOVEMBER 2000 - REVISED FEBRUARY 2001

#### **MECHANICAL DATA**

#### N (R-PDIP-T\*\*)

#### **16 PINS SHOWN**

#### PLASTIC DUAL-IN-LINE PACKAGE



NOTES: A. All linear dimensions are in inches (millimeters).

- B. This drawing is subject to change without notice.
- C. Falls within JEDEC MS-001 (20-pin package is shorter than MS-001).

#### **IMPORTANT NOTICE**

Texas Instruments and its subsidiaries (TI) reserve the right to make changes to their products or to discontinue any product or service without notice, and advise customers to obtain the latest version of relevant information to verify, before placing orders, that information being relied on is current and complete. All products are sold subject to the terms and conditions of sale supplied at the time of order acknowledgment, including those pertaining to warranty, patent infringement, and limitation of liability.

TI warrants performance of its products to the specifications applicable at the time of sale in accordance with TI's standard warranty. Testing and other quality control techniques are utilized to the extent TI deems necessary to support this warranty. Specific testing of all parameters of each device is not necessarily performed, except those mandated by government requirements.

Customers are responsible for their applications using TI components.

In order to minimize risks associated with the customer's applications, adequate design and operating safeguards must be provided by the customer to minimize inherent or procedural hazards.

TI assumes no liability for applications assistance or customer product design. TI does not warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right of TI covering or relating to any combination, machine, or process in which such products or services might be or are used. TI's publication of information regarding any third party's products or services does not constitute TI's approval, license, warranty or endorsement thereof.

Reproduction of information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations and notices. Representation or reproduction of this information with alteration voids all warranties provided for an associated TI product or service, is an unfair and deceptive business practice, and TI is not responsible nor liable for any such use.

Resale of TI's products or services with <u>statements different from or beyond the parameters</u> stated by TI for that product or service voids all express and any implied warranties for the associated TI product or service, is an unfair and deceptive business practice, and TI is not responsible nor liable for any such use.

Also see: Standard Terms and Conditions of Sale for Semiconductor Products, www.ti.com/sc/docs/stdterms.htm

Mailing Address:

Texas Instruments Post Office Box 655303 Dallas, Texas 75265