SDAS098B - OCTOBER 1984 - REVISED JANUARY 1995

- 3-State I/O-Type Read-Back Inputs
- Bus-Structured Pinout
- T/C Determines True or Complementary Data at Q Outputs
- Package Options Include Plastic Small-Outline (DW) Packages, Ceramic Chip Carriers (FK), and Standard Plastic (NT) and Ceramic (JT) 300-mil DIPs

#### description

These 8-bit latches are designed specifically for storing the contents of the input data bus and providing the capability of reading back the stored data onto the input data bus. The Q outputs are designed with bus-driving capability.

The edge-triggered flip-flops enter the data on the low-to-high transition of the clock (CLK) input when the enable  $(\overline{EN})$  input is low. Data can be read back onto the data inputs by taking the read  $(\overline{RD})$  input low, in addition to having  $\overline{EN}$  low. When  $\overline{EN}$  is high, both the read-back and write modes are disabled. Transitions on  $\overline{EN}$  should only be made with CLK high to prevent false clocking.

The polarity of the Q outputs can be controlled by the polarity  $(T/\overline{C})$  input. When  $T/\overline{C}$  is high, Q is the same as is stored in the flip-flops. When  $T/\overline{C}$  is low, the output data is inverted. The Q outputs can be placed in the high-impedance state by taking the output-enable ( $\overline{OE}$ ) input high.  $\overline{OE}$  does not affect the internal operation of the register. Old data can be retained or new data can be entered while the outputs are off.

A low level at the clear ( $\overline{\text{CLR}}$ ) input resets the internal registers low. The clear function is asynchronous and overrides all other register functions.

| SN74ALS996 .<br>(                                                                                                                                                                                         | DW                                    |                                                                      | IT PACKAGE                                                              |
|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------|----------------------------------------------------------------------|-------------------------------------------------------------------------|
| 1D [<br>2D [<br>3D [<br>3D [<br>5D [<br>5D [<br>5D [<br>5D [<br>7D [<br>8D [<br>8D [<br>8D [<br>7D [<br>8D [<br>7D [<br>8D [<br>7D [<br>8D [<br>7D [<br>7D [<br>7D [<br>7D [<br>7D [<br>7D [<br>7D [<br>7 | 3<br>4<br>5<br>6<br>7<br>8<br>9<br>10 | 24<br>23<br>22<br>21<br>20<br>19<br>18<br>17<br>16<br>15<br>14<br>13 | VCC<br>1Q<br>2Q<br>3Q<br>4Q<br>5Q<br>6Q<br>7Q<br>8Q<br>0E<br>T/C<br>CLR |

SN54ALS996 ... JT PACKAGE

#### SN54ALS996 . . . FK PACKAGE (TOP VIEW)



NC - No internal connection

The -1 version of the SN74ALS996 is identical to the standard version, except that the recommended maximum  $I_{OL}$  for the -1 version is increased to 48 mA. There is no -1 version of the SN54ALS996.

The SN54ALS996 is characterized for operation over the full military temperature range of –55°C to 125°C. The SN74ALS996 is characterized for operation from 0°C to 70°C.

PRODUCTION DATA information is current as of publication date. Products conform to specifications per the terms of Texas Instruments standard warranty. Production processing does not necessarily include testing of all parameters.



SDAS098B - OCTOBER 1984 - REVISED JANUARY 1995

#### logic symbol<sup>†</sup>



<sup>†</sup> This symbol is in accordance with ANSI/IEEE Std 91-1984 and IEC Publication 617-12. Pin numbers shown are for the DW, JT, and NT packages.

### logic diagram (positive logic)



**To Seven Other Channels** 

Pin numbers shown are for the DW, JT, and NT packages.



SDAS098B - OCTOBER 1984 - REVISED JANUARY 1995



<sup>†</sup> This hold time ensures that the read-back circuit will not create a conflict on the input data bus.

#### absolute maximum ratings over operating free-air temperature range (unless otherwise noted)<sup>‡</sup>

| Supply voltage, V <sub>CC</sub>                                   |                  |
|-------------------------------------------------------------------|------------------|
| Input voltage, VI (OE, RD, EN, CLK, CLR, and T/C)                 |                  |
| Voltage applied to D inputs and to disabled 3-state outputs       | 5.5 V            |
| Operating free-air temperature range, T <sub>A</sub> : SN54ALS996 | 55°C to 125°C    |
| SN74ALS996                                                        |                  |
| Storage temperature range                                         | . −65°C to 150°C |

<sup>‡</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.



SDAS098B - OCTOBER 1984 - REVISED JANUARY 1995

#### recommended operating conditions

|                 |                               |                                             | SN54ALS996 |     | SN   | UNIT |     |      |      |  |
|-----------------|-------------------------------|---------------------------------------------|------------|-----|------|------|-----|------|------|--|
|                 |                               |                                             | MIN        | NOM | MAX  | MIN  | NOM | MAX  | UNIT |  |
| VCC             | Supply voltage                |                                             | 4.5        | 5   | 5.5  | 4.5  | 5   | 5.5  | V    |  |
|                 |                               | All inputs                                  |            |     |      | 2    |     |      |      |  |
| VIH             | High-level input voltage      | All inputs except OE, RD                    | 2          |     |      |      |     |      | V    |  |
|                 |                               | OE, RD                                      | 2.2        |     |      |      |     |      |      |  |
| V <sub>IL</sub> | Low-level input voltage       |                                             |            |     | 0.8  |      |     | 0.8  | V    |  |
|                 | I Pak Jacob and a summed      | Q                                           |            |     | -1   |      |     | -2.6 |      |  |
| ЮН              | High-level output current     | D                                           |            |     | -0.4 |      |     | -0.4 | mA   |  |
| IOL             | Low-level output current      |                                             |            |     | 12   |      |     | 24   |      |  |
|                 |                               | Q                                           |            |     |      |      |     | 48†  | mA   |  |
|                 |                               | D                                           |            |     | 8    |      |     | 8    |      |  |
| fclock          | Clock frequency               |                                             | 0          |     | 35   | 0    |     | 35   | MHZ  |  |
|                 |                               | CLR low                                     | 10         |     |      | 10   |     |      |      |  |
| tw              | Pulse duration                | CLK low                                     | 14.5       |     |      | 14.5 |     |      | ns   |  |
|                 |                               | CLK high                                    | 14.5       |     |      | 14.5 |     |      |      |  |
|                 |                               | Data before CLK <sup>↑</sup>                | 15         |     |      | 15   |     |      |      |  |
|                 | O a transition a              | EN low before CLK1                          | 10         |     |      | 10   |     |      |      |  |
| t <sub>su</sub> | Setup time                    | CLK high before EN↑‡                        | 15         |     |      | 15   |     |      | ns   |  |
|                 |                               | CLR high (inactive) before CLK <sup>↑</sup> | 10         |     |      | 10   |     |      |      |  |
|                 |                               | Data after CLK <sup>↑</sup>                 | 1          |     |      | 0    |     |      |      |  |
| t <sub>h</sub>  | Hold time                     | EN low after CLK↑                           | 5          |     |      | 5    |     |      | ns   |  |
|                 |                               | RD high after CLK↑§                         | 5          |     |      | 5    |     |      |      |  |
| TA              | Operating free-air temperatur | e                                           | -55        |     | 125  | 0    |     | 70   | °C   |  |

<sup>†</sup> Applies only to the -1 version and only if V<sub>CC</sub> is maintained between 4.75 V and 5.25 V <sup>‡</sup> This setup time ensures that EN will not false clock the data register. § This hold time ensures that there will be no conflict on the input data bus.



SDAS098B - OCTOBER 1984 - REVISED JANUARY 1995

| PARAMETER       |                           |                                                     | SN                                   | 54ALS9 | 96   | SN   | 74ALS9             | 96   |      |      |
|-----------------|---------------------------|-----------------------------------------------------|--------------------------------------|--------|------|------|--------------------|------|------|------|
|                 |                           | TEST C                                              | TEST CONDITIONS                      |        |      |      | MIN                | TYP† | MAX  | UNIT |
| VIK             |                           | V <sub>CC</sub> = 4.5 V,                            | lı = – 18 mA                         |        |      | -1.2 |                    |      | -1.2 | V    |
|                 | All outputs               | V <sub>CC</sub> = 4.5 V to 5.5 V,                   | I <sub>OH</sub> = - 0.4 mA           | Vcc -2 | 2    |      | V <sub>CC</sub> -2 | 2    |      |      |
| ∨он             |                           | N 45.11                                             | I <sub>OH</sub> = – 1 mA             | 2.4    | 3.2  |      |                    |      |      | V    |
|                 | Q                         | $V_{CC} = 4.5 V$                                    | I <sub>OH</sub> = – 2.6 mA           |        |      |      | 2.4                | 3.2  |      |      |
|                 |                           | N 45.11                                             | $I_{OL} = 4 \text{ mA}$              |        | 0.25 | 0.4  |                    |      |      |      |
|                 | D                         | $V_{CC} = 4.5 V$                                    | I <sub>OL</sub> = 8 mA               |        |      |      |                    | 0.35 | 0.5  | V    |
| VOL             | Q V <sub>CC</sub> = 4.5 V |                                                     | I <sub>OL</sub> = 12 mA              |        | 0.25 | 0.4  |                    | 0.25 | 0.4  |      |
|                 |                           | $V_{CC} = 4.5 V$                                    | I <sub>OL</sub> = 24 mA              |        |      |      |                    | 0.35 | 0.5  |      |
|                 |                           |                                                     | I <sub>OL</sub> = 48 mA <sup>‡</sup> |        |      |      |                    | 0.35 | 0.5  |      |
| IOZH            | Q                         | V <sub>CC</sub> = 5.5 V,                            | V <sub>O</sub> = 2.7 V               |        |      | 20   |                    |      | 20   | μΑ   |
| IOZL            | Q                         | V <sub>CC</sub> = 5.5 V,                            | V <sub>O</sub> = 0.4 V               |        |      | -20  |                    |      | -20  | μΑ   |
|                 | D inputs                  |                                                     | VI = 5.5 V                           |        |      | 0.1  |                    |      | 0.1  |      |
| lj              | All others                | V <sub>CC</sub> = 5.5 V                             | V <sub>I</sub> = 7 V                 |        |      | 0.1  |                    |      | 0.1  | mA   |
|                 | D inputs§                 |                                                     |                                      |        |      | 20   |                    |      | 20   |      |
| ΙН              | All others                | V <sub>CC</sub> = 5.5 V,                            | V <sub>I</sub> = 2.7 V               |        |      | 20   |                    |      | 20   | μA   |
|                 | D inputs§                 |                                                     |                                      |        |      | -0.1 |                    |      | -0.1 |      |
| ۱               | All others                | $V_{CC} = 5.5 V,$                                   | V <sub>I</sub> = 0.4 V               |        |      | -0.1 |                    |      | -0.1 | mA   |
| IO <sub>l</sub> |                           | <u>Vcc</u> = 5.5 V,<br>CLR = 2.5 V                  | V <sub>O</sub> = 2.25 V              | -20    |      | -112 | -30                |      | -112 | mA   |
|                 |                           |                                                     | Outputs high                         |        | 35   | 55   |                    | 35   | 55   |      |
| ICC             |                           | $\frac{V_{CC} = 5.5 \text{ V},}{\text{EN, RD low}}$ | Outputs low                          |        | 55   | 85   |                    | 55   | 85   | mA   |
|                 |                           |                                                     | Outputs disabled                     |        | 42   | 65   |                    | 42   | 65   |      |

electrical characteristics over recommended operating free-air temperature range (unless otherwise noted)

<sup>†</sup> All typical values are at  $V_{CC} = 5 \text{ V}, \text{ T}_{A} = 25^{\circ}\text{C}.$ 

 $\ddagger$  Applies only to the -1 version and only if V<sub>CC</sub> is maintained between 4.75 V and 5.25 V

 $\S$  For I/O ports (QA thru QH), the parameters IIH and IIL include the off-state output current.

The output conditions have been chosen to produce a current that closely approximates one half of the true short-circuit output current, IOS.



SDAS098B - OCTOBER 1984 - REVISED JANUARY 1995

#### switching characteristics (see Figure 1)

| PARAMETER          | FROM                                                   | то       | V <sub>C</sub><br>C <sub>L</sub><br>T <sub>A</sub> | UNIT  |       |     |     |
|--------------------|--------------------------------------------------------|----------|----------------------------------------------------|-------|-------|-----|-----|
|                    | (INPUT)                                                | (OUTPUT) | SN54A                                              | LS996 | SN74A | •   |     |
|                    |                                                        |          | MIN                                                | MAX   | MIN   | MAX |     |
| fmax               |                                                        |          | 35                                                 |       | 35    |     | MHz |
| <sup>t</sup> PLH   | CLK<br>(T/C = H or L)                                  | Q        | 5                                                  | 30    | 5     | 28  | 20  |
| <sup>t</sup> PHL   |                                                        | Q        | 5                                                  | 24    | 5     | 28  | ns  |
| <sup>t</sup> PLH   | $\overline{\text{CLR}}$ (T/ $\overline{\text{C}}$ = L) | 0        | 5                                                  | 27    | 7     | 27  | ~~  |
| <sup>t</sup> PHL   | $\overline{\text{CLR}}$ (T/ $\overline{\text{C}}$ = H) | Q        | 5                                                  | 23    | 7     | 23  | ns  |
| <sup>t</sup> PLH   | T/C                                                    | 0        | 4                                                  | 23    | 5     | 23  | 20  |
| <sup>t</sup> PHL   | 1/0                                                    | Q        | 5                                                  | 23    | 5     | 23  | ns  |
| <sup>t</sup> PHL   | CLR                                                    | D        | 5                                                  | 30    | 8     | 30  | ns  |
| t <sub>en</sub> ‡  |                                                        | -        | 2                                                  | 18    | 3     | 16  |     |
| t <sub>dis</sub> § | RD                                                     | D        | 1                                                  | 19    | 3     | 19  | ns  |
| t <sub>en</sub> ‡  |                                                        | 5        | 2                                                  | 17    | 3     | 16  |     |
| t <sub>dis</sub> § | EN                                                     | D        | 1                                                  | 19    | 3     | 19  | ns  |
| t <sub>en</sub> ‡  | OE                                                     | Q        | 2                                                  | 15    | 4     | 15  |     |
| t <sub>dis</sub> § | UE                                                     | Q        | 1                                                  | 11    | 1     | 10  | ns  |

<sup>†</sup> For conditions shown as MIN or MAX, use the appropriate value specified under recommended operating conditions. <sup>‡</sup> t<sub>en</sub> = t<sub>PZH</sub> or t<sub>PZL</sub> § t<sub>dis</sub> = t<sub>PHZ</sub> or t<sub>PLZ</sub>



SDAS098B - OCTOBER 1984 - REVISED JANUARY 1995



NOTES: A. CL includes probe and jig capacitance.

- B. When measuring propagation delay times of 3-state outputs, switch S1 is open.
- C. Waveform 1 is for an output with internal conditions such that the output is low except when disabled by the output control. Waveform 2 is for an output with internal conditions such that the output is high except when disabled by the output control.
- D. All input pulses have the following characteristics:  $PRR \le 1$  MHz,  $t_f = t_f = 2$  ns, duty cycle = 50%.

Figure 1. Load Circuits and Voltage Waveforms





6-Feb-2020

## PACKAGING INFORMATION

| Orderable Device | Status<br>(1) | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan<br>(2)            | Lead/Ball Finish<br>(6) | MSL Peak Temp      | Op Temp (°C) | Device Marking<br>(4/5)                 | Samples |
|------------------|---------------|--------------|--------------------|------|----------------|----------------------------|-------------------------|--------------------|--------------|-----------------------------------------|---------|
| 5962-89945013A   | ACTIVE        | LCCC         | FK                 | 28   | 1              | TBD                        | POST-PLATE              | N / A for Pkg Type | -55 to 125   | 5962-<br>89945013A<br>SNJ54ALS<br>996FK | Samples |
| 5962-8994501LA   | ACTIVE        | CDIP         | JT                 | 24   | 1              | TBD                        | Call TI                 | N / A for Pkg Type | -55 to 125   | 5962-8994501LA<br>SNJ54ALS996JT         | Samples |
| SN74ALS996DW     | ACTIVE        | SOIC         | DW                 | 24   | 25             | Green (RoHS<br>& no Sb/Br) | NIPDAU                  | Level-1-260C-UNLIM | 0 to 70      | ALS996                                  | Samples |
| SN74ALS996DWR    | ACTIVE        | SOIC         | DW                 | 24   | 2000           | Green (RoHS<br>& no Sb/Br) | NIPDAU                  | Level-1-260C-UNLIM | 0 to 70      | ALS996                                  | Samples |
| SNJ54ALS996FK    | ACTIVE        | LCCC         | FK                 | 28   | 1              | TBD                        | POST-PLATE              | N / A for Pkg Type | -55 to 125   | 5962-<br>89945013A<br>SNJ54ALS<br>996FK | Samples |
| SNJ54ALS996JT    | ACTIVE        | CDIP         | JT                 | 24   | 1              | TBD                        | Call TI                 | N / A for Pkg Type | -55 to 125   | 5962-8994501LA<br>SNJ54ALS996JT         | Samples |

<sup>(1)</sup> The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

**LIFEBUY:** TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

**PREVIEW:** Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

<sup>(2)</sup> RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

**RoHS Exempt:** TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <= 1000ppm threshold. Antimony trioxide based flame retardants must also meet the <= 1000ppm threshold requirement.

<sup>(3)</sup> MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

<sup>(4)</sup> There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.



# PACKAGE OPTION ADDENDUM

6-Feb-2020

<sup>(5)</sup> Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.

<sup>(6)</sup> Lead/Ball Finish - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead/Ball Finish values may wrap to two lines if the finish value exceeds the maximum column width.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

#### OTHER QUALIFIED VERSIONS OF SN54ALS996, SN74ALS996 :

Catalog: SN74ALS996

• Military: SN54ALS996

NOTE: Qualified Version Definitions:

- Catalog TI's standard catalog product
- Military QML certified for Military and Defense Applications

# PACKAGE MATERIALS INFORMATION

www.ti.com

Texas Instruments

#### TAPE AND REEL INFORMATION





# QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



| 1 | All dimensions are nominal |                 |                    |    |      |                          |                          |            |            |            |            |           |                  |
|---|----------------------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
|   | Device                     | Package<br>Type | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
| ľ | SN74ALS996DWR              | SOIC            | DW                 | 24 | 2000 | 330.0                    | 24.4                     | 10.75      | 15.7       | 2.7        | 12.0       | 24.0      | Q1               |

TEXAS INSTRUMENTS

www.ti.com

# PACKAGE MATERIALS INFORMATION

14-Feb-2019



\*All dimensions are nominal

| Device        | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |  |
|---------------|--------------|-----------------|------|------|-------------|------------|-------------|--|
| SN74ALS996DWR | SOIC         | DW              | 24   | 2000 | 350.0       | 350.0      | 43.0        |  |

# **MECHANICAL DATA**

MCER004A - JANUARY 1995 - REVISED JANUARY 1997

## JT (R-GDIP-T\*\*)

#### **CERAMIC DUAL-IN-LINE**

24 LEADS SHOWN



NOTES: A. All linear dimensions are in inches (millimeters).

- B. This drawing is subject to change without notice.
- C. This package can be hermetically sealed with a ceramic lid using glass frit.
- D. Index point is provided on cap for terminal identification.
- E. Falls within MIL STD 1835 GDIP3-T24, GDIP4-T28, and JEDEC MO-058 AA, MO-058 AB



LEADLESS CERAMIC CHIP CARRIER

FK (S-CQCC-N\*\*) 28 TERMINAL SHOWN



NOTES: A. All linear dimensions are in inches (millimeters).

B. This drawing is subject to change without notice.

C. This package can be hermetically sealed with a metal lid.

D. Falls within JEDEC MS-004



DW (R-PDSO-G24)

PLASTIC SMALL OUTLINE



NOTES: A. All linear dimensions are in inches (millimeters). Dimensioning and tolerancing per ASME Y14.5M-1994.

B. This drawing is subject to change without notice.

C. Body dimensions do not include mold flash or protrusion not to exceed 0.006 (0,15).

D. Falls within JEDEC MS-013 variation AD.



#### IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, or other requirements. These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale (www.ti.com/legal/termsofsale.html) or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2020, Texas Instruments Incorporated