www.ti.com

SCDS144B-OCTOBER 2003-REVISED MARCH 2005

#### **FEATURES**

- High-Bandwidth Data Path (up to 500 MHz (1))
- 5-V-Tolerant I/Os With Device Powered Up or Powered Down
- Low and Flat ON-State Resistance  $(r_{on})$ Characteristics Over Operating Range  $(r_{on} = 4 \Omega \text{ Typ})$
- Rail-to-Rail Switching on Data I/O Ports
  - 0- to 5-V Switching With 3.3-V V<sub>CC</sub>
  - 0- to 3.3-V Switching With 2.5-V V<sub>CC</sub>
- Bidirectional Data Flow With Near-Zero Propagation Delay
- Low Input/Output Capacitance Minimizes Loading and Signal Distortion (C<sub>io(OFF)</sub> = 4 pF Typ)
- Fast Switching Frequency (f<sub>OE</sub> = 20 MHz Max)
- For additional information regarding the performance characteristics of the CB3Q family, refer to the TI application report, CBT-C, CB3T, and CB3Q Signal-Switch Families, literature number SCDA008.

# DBQ, DGV, OR PW PACKAGE (TOP VIEW)



- Data and Control Inputs Provide Undershoot Clamp Diodes
- Low Power Consumption (I<sub>CC</sub> = 0.7 mA Typ)
- V<sub>CC</sub> Operating Range From 2.3 V to 3.6 V
- Data I/Os Support 0- to 5-V Signaling Levels (0.8 V, 1.2 V, 1.5 V, 1.8 V, 2.5 V, 3.3 V, 5 V)
- Control Inputs Can Be Driven by TTL or 5-V/3.3-V CMOS Outputs
- I<sub>off</sub> Supports Partial-Power-Down Mode Operation
- Latch-Up Performance Exceeds 100 mA Per JESD 78. Class II
- ESD Performance Tested Per JESD 22
  - 2000-V Human-Body Model (A114-B, Class II)
  - 1000-V Charged-Device Model (C101)
- Supports Both Digital and Analog Applications: Differential Signal Interface, Memory Interleaving, Bus Isolation, Low-Distortion Signal Gating

# RGY PACKAGE (TOP VIEW)





Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.



SCDS144B-OCTOBER 2003-REVISED MARCH 2005

## **DESCRIPTION/ORDERING INFORMATION**

The SN74CB3Q3345 is a high-bandwidth FET bus switch utilizing a charge pump to elevate the gate voltage of the pass transistor, providing a low and flat ON-state resistance  $(r_{on})$ . The low and flat ON-state resistance allows for minimal propagation delay and supports rail-to-rail switching on the data input/output (I/O) ports. The device also features low data I/O capacitance to minimize capacitive loading and signal distortion on the data bus. Specifically designed to support high-bandwidth applications, the SN74CB3Q3345 provides an optimized interface solution ideally suited for broadband communications, networking, and data-intensive computing systems.

The SN74CB3Q3384A is organized as an 8-bit bus switch with two output-enable ( $\overline{OE}$ ) inputs. When  $\overline{OE}$  is high or  $\overline{OE}$  is low, the bus switch is ON, and the A port is connected to the B port, allowing bidirectional data flow between ports. When  $\overline{OE}$  is low and  $\overline{OE}$  is high, the bus switch is OFF, and a high-impedance state exists between the A and B ports.

This device is fully specified for partial-power-down applications using  $I_{off}$ . The  $I_{off}$  circuitry prevents damaging current backflow through the device when it is powered down. The device has isolation during power off.

To ensure the high-impedance state during power up or power down,  $\overline{OE}$  should be tied to  $V_{CC}$  through a pullup resistor and OE should be tied to GND through a pulldown resistor; the minimum value of the resistor is determined by the current-sinking/current-sourcing capability of the driver.

#### ORDERING INFORMATION

| T <sub>A</sub> | PACKA             | GE <sup>(1)</sup> | ORDERABLE PART NUMBER | TOP-SIDE MARKING |
|----------------|-------------------|-------------------|-----------------------|------------------|
|                | QFN – RGY         | Tape and reel     | SN74CB3Q3345RGYR      | BU345            |
|                | SSOP (QSOP) – DBQ | Tape and reel     | SN74CB3Q3345DBQR      | CB3Q3345         |
| -40°C to 85°C  | TSSOP – PW        | Tube              | SN74CB3Q3345PW        | BU345            |
|                | 1330P - PW        | Tape and reel     | SN74CB3Q3345PWR       | BU343            |
|                | TVSOP – DGV       | Tape and reel     | SN74CB3Q3345DGVR      | BU345            |

<sup>(1)</sup> Package drawings, standard packing quantities, thermal data, symbolization, and PCB design guidelines are available at www.ti.com/sc/package.

#### **FUNCTION TABLE**

| INP | UTS | INPUT/OUTPUT | FUNCTION        |
|-----|-----|--------------|-----------------|
| OE  | ŌĒ  | Α            | FUNCTION        |
| Н   | Х   | В            | A port = B port |
| X   | L   | В            | A port = B port |
| L   | Н   | Z            | Disconnect      |

#### LOGIC DIAGRAM (POSITIVE LOGIC)





SCDS144B-OCTOBER 2003-REVISED MARCH 2005

### SIMPLIFIED SCHEMATIC, EACH FET SWITCH (SW)



(1) EN is the internal enable signal applied to the switch.

## **Absolute Maximum Ratings**(1)

over operating free-air temperature range (unless otherwise noted)

|                   | ·                                                 | ·                          | MIN  | MAX  | UNIT   |  |
|-------------------|---------------------------------------------------|----------------------------|------|------|--------|--|
| V <sub>CC</sub>   | Supply voltage range                              |                            | -0.5 | 4.6  | V      |  |
| V <sub>IN</sub>   | Control input voltage range <sup>(2)(3)</sup>     |                            | -0.5 | 7    | V      |  |
| V <sub>I/O</sub>  | Switch I/O voltage range <sup>(2)(3)(4)</sup>     |                            | -0.5 | 7    | V      |  |
| I <sub>I/K</sub>  | Control input clamp current                       | V <sub>IN</sub> < 0        |      | -50  | mA     |  |
| I <sub>I/OK</sub> | I/O port clamp current                            | V <sub>I/O</sub> < 0       |      | -50  | mA     |  |
| I <sub>IO</sub>   | ON-state switch current <sup>(5)</sup>            | ·                          |      | ±64  | mA     |  |
|                   | Continuous current through V <sub>CC</sub> or GND |                            |      | ±100 | mA     |  |
|                   |                                                   | DBQ package <sup>(6)</sup> |      | 68   |        |  |
| 0                 |                                                   | DGV package <sup>(6)</sup> |      | 92   | — °C/W |  |
| $\theta_{JA}$     | Package thermal impedance                         | PW package <sup>(6)</sup>  |      | 83   |        |  |
|                   |                                                   | RGY package <sup>(7)</sup> |      | 37   |        |  |
| T <sub>stg</sub>  | Storage temperature range                         |                            | -65  | 150  | °C     |  |

- (1) Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.
- All voltages are with respect to ground, unless otherwise specified.
- The input and output voltage ratings may be exceeded if the input and output clamp-current ratings are observed.
- V<sub>I</sub> and V<sub>O</sub> are used to denote specific conditions for V<sub>I/O</sub>.
- $I_I$  and  $I_O$  are used to denote specific conditions for  $I_{I/O}$ . The package thermal impedance is calculated in accordance with JESD 51-7.
- The package thermal impedance is calculated in accordance with JESD 51-5.

# SN74CB3Q3345 8-BIT FET BUS SWITCH 2.5-V/3.3-V LOW-VOLTAGE HIGH-BANDWIDTH BUS SWITCH



SCDS144B-OCTOBER 2003-REVISED MARCH 2005

# Recommended Operating Conditions<sup>(1)</sup>

|                  |                                                                             |                                            | MIN | MAX | UNIT |
|------------------|-----------------------------------------------------------------------------|--------------------------------------------|-----|-----|------|
| V <sub>CC</sub>  | Supply voltage                                                              |                                            | 2.3 | 3.6 | V    |
| \/               | High lovel control input voltage                                            | V <sub>CC</sub> = 2.3 V to 2.7 V           | 1.7 | 5.5 | V    |
| $V_{IH}$         | High-level control input voltage $V_{CC} = 2.7 \text{ V to } 3.6 \text{ V}$ | 2                                          | 5.5 | V   |      |
| .,               | Laurianal aceteal innut valtana                                             | $V_{CC} = 2.3 \text{ V to } 2.7 \text{ V}$ | 0   | 0.7 | V    |
| V <sub>IL</sub>  | Low-level control input voltage $V_{CC} = 2.7 \text{ V to } 3.6 \text{ V}$  |                                            | 0   | 0.8 | V    |
| V <sub>I/O</sub> | Data input/output voltage                                                   |                                            | 0   | 5.5 | V    |
| T <sub>A</sub>   | Operating free-air temperature                                              |                                            | -40 | 85  | °C   |

<sup>(1)</sup> All unused control inputs of the device must be held at  $V_{CC}$  or GND to ensure proper device operation. Refer to the TI application report, Implications of Slow or Floating CMOS Inputs, literature number SCBA004.

# Electrical Characteristics(1)

over recommended operating free-air temperature range (unless otherwise noted)

| PARAMETER                       |                | TEST CONDITIONS                           |                                                         |                                          | MIN  | TYP <sup>(2)</sup> | MAX  | UNIT |  |
|---------------------------------|----------------|-------------------------------------------|---------------------------------------------------------|------------------------------------------|------|--------------------|------|------|--|
| V <sub>IK</sub>                 |                | $V_{CC} = 3.6 \text{ V},$                 | I <sub>I</sub> = -18 mA                                 |                                          |      |                    | -1.8 | V    |  |
| I <sub>IN</sub>                 | Control inputs | V <sub>CC</sub> = 3.6 V,                  | V <sub>IN</sub> = 0 to 5.5 V                            |                                          |      |                    | ±1   | μΑ   |  |
| I <sub>OZ</sub> <sup>(3)</sup>  |                | V <sub>CC</sub> = 3.6 V,                  | $V_O = 0 \text{ to } 5.5 \text{ V},$<br>$V_I = 0,$      | Switch OFF,<br>$V_{IN} = V_{CC}$ or GND  |      |                    | ±1   | μΑ   |  |
| I <sub>off</sub>                |                | $V_{CC} = 0$ ,                            | $V_{O} = 0 \text{ to } 5.5 \text{ V},$                  | V <sub>I</sub> = 0                       |      |                    | 1    | μΑ   |  |
| I <sub>CC</sub>                 |                | V <sub>CC</sub> = 3.6 V,                  | $I_{I/O} = 0$ ,<br>Switch ON or OFF,                    | V <sub>IN</sub> = V <sub>CC</sub> or GND |      | 0.7                | 2    | mA   |  |
| $\Delta I_{CC}^{(4)}$           | Control inputs | $V_{CC} = 3.6 \text{ V},$                 | One input at 3 V,                                       | Other inputs at V <sub>CC</sub> or GND   |      |                    | 30   | μΑ   |  |
| ı (5)                           | Per control    | $V_{CC} = 3.6 \text{ V},$                 | A and B ports open,                                     |                                          |      | 0.13               | 0.14 | mA/  |  |
| I <sub>CCD</sub> <sup>(5)</sup> | input          | Control input switching at 50% duty cycle |                                                         |                                          | 0.13 | 0.13               | 0.14 | MHz  |  |
| C <sub>in</sub>                 | Control inputs | $V_{CC} = 3.3 \text{ V},$                 | V <sub>IN</sub> = 5.5 V, 3.3 V, or                      | 0                                        |      | 2.5                | 3.5  | pF   |  |
| C <sub>io(OFF)</sub>            |                | V <sub>CC</sub> = 3.3 V,                  | Switch OFF,<br>$V_{IN} = V_{CC}$ or GND,                | V <sub>I/O</sub> = 5.5 V, 3.3 V, or 0    |      | 3.5                | 5    | pF   |  |
| C <sub>io(ON)</sub>             |                | V <sub>CC</sub> = 3.3 V,                  | Switch ON,<br>V <sub>IN</sub> = V <sub>CC</sub> or GND, | V <sub>I/O</sub> = 5.5 V, 3.3 V, or 0    |      | 9                  | 11.5 | pF   |  |
|                                 |                | V <sub>CC</sub> = 2.3 V,                  | $V_I = 0$ ,                                             | $I_O = 30 \text{ mA}$                    |      | 4                  | 8    |      |  |
| r (6)                           |                | TYP at $V_{CC} = 2.5 \text{ V}$           | V <sub>I</sub> = 1.7 V,                                 | I <sub>O</sub> = -15 mA                  |      | 4.5                | 9    | 0    |  |
| r <sub>on</sub> <sup>(6)</sup>  |                | V - 2 V                                   | $V_I = 0$ ,                                             | I <sub>O</sub> = 30 mA                   |      | 4                  | 6    | Ω    |  |
|                                 |                | $V_{CC} = 3 V$                            | V <sub>I</sub> = 2.4 V,                                 | $I_O = -15 \text{ mA}$                   |      | 4.5                | 8    |      |  |

- $V_{IN}$  and  $I_{IN}$  refer to control inputs.  $V_I$ ,  $V_O$ ,  $I_I$ , and  $I_O$  refer to data pins. All typical values are at  $V_{CC} = 3.3 \text{ V}$  (unless otherwise noted),  $T_A = 25^{\circ}\text{C}$ . For I/O ports, the parameter  $I_{OZ}$  includes the input leakage current. This is the increase in supply current for each input that is at the specified TTL voltage level, rather than  $V_{CC}$  or GND. This parameter specifies the dynamic power-supply current associated with the operating frequency of a single control input (see
- Measured by the voltage drop between the A and B terminals at the indicated current through the switch. ON-state resistance is determined by the lower of the voltages of the two (A or B) terminals.

SCDS144B-OCTOBER 2003-REVISED MARCH 2005

### **Switching Characteristics**

over recommended operating free-air temperature range (unless otherwise noted) (see Figure 3)

| PARAMETER                                         | FROM<br>(INPUT)     | TO<br>(OUTPUT) |     | V <sub>CC</sub> = 2.5 V<br>± 0.2 V |     | V <sub>CC</sub> = 3.3 V<br>± 0.3 V |     |
|---------------------------------------------------|---------------------|----------------|-----|------------------------------------|-----|------------------------------------|-----|
|                                                   | (INFOI)             | (001F01)       | MIN | MAX                                | MIN | MAX                                |     |
| f <sub>OE</sub> or f <sub>OE</sub> <sup>(1)</sup> | OE or <del>OE</del> | A or B         |     | 10                                 |     | 20                                 | MHz |
| t <sub>pd</sub> (2)                               | A or B              | B or A         |     | 0.12                               |     | 0.2                                | ns  |
| t <sub>en</sub>                                   | OE or OE            | A or B         | 1.5 | 7.7                                | 1.5 | 6.5                                | ns  |
| t <sub>dis</sub>                                  | OE or <del>OE</del> | A or B         | 1   | 6.9                                | 1   | 6.8                                | ns  |

Maximum switching frequency for control input ( $V_O > V_{CC}$ ,  $V_I = 5$  V,  $R_L \ge 1$  M $\Omega$ ,  $C_L = 0$ ) The propagation delay is the calculated RC time constant of the typical ON-state resistance of the switch and the specified load capacitance, when driven by an ideal voltage source (zero output impedance).



Figure 1. Typical ron vs VI

TYPICAL I<sub>CC</sub>



Figure 2. Typical I<sub>CC</sub> vs OE or OE Switching Frequency





#### PARAMETER MEASUREMENT INFORMATION



| TEST                               | V <sub>CC</sub>   | S1                | R <sub>L</sub> | VI                     | CL    | $V_{\Delta}$ |
|------------------------------------|-------------------|-------------------|----------------|------------------------|-------|--------------|
| t <sub>pd(s)</sub>                 | 2.5 V ± 0.2 V     | Open              | 500 Ω          | V <sub>CC</sub> or GND | 30 pF |              |
| ,                                  | 3.3 V ± 0.3 V     | Open              | 500 Ω          | V <sub>CC</sub> or GND | 50 pF |              |
| t <sub>PLZ</sub> /t <sub>PZL</sub> | 2.5 V $\pm$ 0.2 V | 2×V <sub>CC</sub> | 500 Ω          | GND                    | 30 pF | 0.15 V       |
| TPLZ/TPZL                          | 3.3 V $\pm$ 0.3 V | 2×V <sub>CC</sub> | <b>500</b> Ω   | GND                    | 50 pF | 0.3 V        |
| 4/4                                | 2.5 V ± 0.2 V     | GND               | 500 Ω          | V <sub>CC</sub>        | 30 pF | 0.15 V       |
| t <sub>PHZ</sub> /t <sub>PZH</sub> | 3.3 V $\pm$ 0.3 V | GND               | 500 Ω          | V <sub>CC</sub>        | 50 pF | 0.3 V        |



NOTES: A. C<sub>L</sub> includes probe and jig capacitance.

- B. Waveform 1 is for an output with internal conditions such that the output is low, except when disabled by the output control. Waveform 2 is for an output with internal conditions such that the output is high, except when disabled by the output control.
- C. All input pulses are supplied by generators having the following characteristics: PRR  $\leq$  10 MHz,  $Z_Q = 50 \Omega$ ,  $t_f \leq$  2.5 ns.  $t_f \leq$  2.5 ns.
- D. The outputs are measured one at a time, with one transition per measurement.
- E.  $t_{PLZ}$  and  $t_{PHZ}$  are the same as  $t_{dis}$ .
- F.  $t_{PZL}$  and  $t_{PZH}$  are the same as  $t_{en}$ .
- G. t<sub>PLH</sub> and t<sub>PHL</sub> are the same as t<sub>pd(s)</sub>. The tpd propagation delay is the calculated RC time constant of the typical ON-state resistance of the switch and the specified load capacitance, when driven by an ideal voltage source (zero output impedance).
- H. All parameters and waveforms are not applicable to all devices.

Figure 3. Test Circuit and Voltage Waveforms







#### PACKAGING INFORMATION

| Orderable Device  | Status (1) | Package<br>Type | Package<br>Drawing | Pins | Packag<br>Qty | e Eco Plan <sup>(2)</sup> | Lead/Ball Finish | n MSL Peak Temp <sup>(3)</sup> |
|-------------------|------------|-----------------|--------------------|------|---------------|---------------------------|------------------|--------------------------------|
| 74CB3Q3345DBQRE4  | ACTIVE     | SSOP/<br>QSOP   | DBQ                | 20   | 2500          | Green (RoHS & no Sb/Br)   | CU NIPDAU        | Level-2-260C-1YEAR             |
| 74CB3Q3345DBQRG4  | ACTIVE     | SSOP/<br>QSOP   | DBQ                | 20   | 2500          | Green (RoHS & no Sb/Br)   | CU NIPDAU        | Level-2-260C-1YEAR             |
| 74CB3Q3345DGVRE4  | ACTIVE     | TVSOP           | DGV                | 20   | 2000          | Green (RoHS & no Sb/Br)   | CU NIPDAU        | Level-1-260C-UNLIM             |
| 74CB3Q3345RGYRG4  | ACTIVE     | QFN             | RGY                | 20   | 1000          | Green (RoHS & no Sb/Br)   | CU NIPDAU        | Level-2-260C-1YEAR             |
| SN74CB3Q3345DBQR  | ACTIVE     | SSOP/<br>QSOP   | DBQ                | 20   | 2500          | Green (RoHS & no Sb/Br)   | CU NIPDAU        | Level-2-260C-1YEAR             |
| SN74CB3Q3345DGVR  | ACTIVE     | TVSOP           | DGV                | 20   | 2000          | Green (RoHS & no Sb/Br)   | CU NIPDAU        | Level-1-260C-UNLIM             |
| SN74CB3Q3345PW    | ACTIVE     | TSSOP           | PW                 | 20   | 70            | Green (RoHS & no Sb/Br)   | CU NIPDAU        | Level-1-260C-UNLIM             |
| SN74CB3Q3345PWE4  | ACTIVE     | TSSOP           | PW                 | 20   | 70            | Green (RoHS & no Sb/Br)   | CU NIPDAU        | Level-1-260C-UNLIM             |
| SN74CB3Q3345PWR   | ACTIVE     | TSSOP           | PW                 | 20   | 2000          | Green (RoHS & no Sb/Br)   | CU NIPDAU        | Level-1-260C-UNLIM             |
| SN74CB3Q3345PWRE4 | ACTIVE     | TSSOP           | PW                 | 20   | 2000          | Green (RoHS & no Sb/Br)   | CU NIPDAU        | Level-1-260C-UNLIM             |
| SN74CB3Q3345RGYR  | ACTIVE     | QFN             | RGY                | 20   | 1000          | Green (RoHS & no Sb/Br)   | CU NIPDAU        | Level-2-260C-1YEAR             |

(1) The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details.

**TBD:** The Pb-Free/Green conversion plan has not been defined.

**Pb-Free** (RoHS): TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes.

**Pb-Free (RoHS Exempt):** This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above.

**Green (RoHS & no Sb/Br):** TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material)

(3) MSL, Peak Temp. -- The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI



# **PACKAGE OPTION ADDENDUM**

6-Dec-2006

| www.ti.com                      | 6-Dec-2000 |
|---------------------------------|------------|
| to Customer on an annual basis. |            |
|                                 |            |
|                                 |            |
|                                 |            |
|                                 |            |
|                                 |            |
|                                 |            |
|                                 |            |
|                                 |            |
|                                 |            |
|                                 |            |
|                                 |            |
|                                 |            |
|                                 |            |
|                                 |            |
|                                 |            |
|                                 |            |
|                                 |            |
|                                 |            |
|                                 |            |
|                                 |            |
|                                 |            |

## DGV (R-PDSO-G\*\*)

#### **24 PINS SHOWN**

#### **PLASTIC SMALL-OUTLINE**



NOTES: A. All linear dimensions are in millimeters.

B. This drawing is subject to change without notice.

C. Body dimensions do not include mold flash or protrusion, not to exceed 0,15 per side.

D. Falls within JEDEC: 24/48 Pins – MO-153 14/16/20/56 Pins – MO-194

# DBQ (R-PDSO-G20)

# PLASTIC SMALL-OUTLINE PACKAGE



NOTES:

- A. All linear dimensions are in inches (millimeters).
- B. This drawing is subject to change without notice.
- C. Body dimensions do not include mold flash or protrusion not to exceed 0.006 (0,15) per side.
- D. Falls within JEDEC MO-137 variation AD.





NOTES: A. All linear dimensions are in millimeters. Dimensioning and tolerancing per ASME Y14.5M-1994.

- B. This drawing is subject to change without notice.
- C. QFN (Quad Flatpack No-Lead) package configuration.
- The package thermal pad must be soldered to the board for thermal and mechanical performance.
- Pin 1 identifiers are located on both top and bottom of the package and within the zone indicated. The Pin 1 identifiers are either a molded, marked, or metal feature.
- F. Package complies to JEDEC MO-241 variation BC.





#### THERMAL INFORMATION

This package incorporates an exposed thermal pad that is designed to be attached directly to an external heatsink. The thermal pad must be soldered directly to the printed circuit board (PCB), the PCB can be used as a heatsink. In addition, through the use of thermal vias, the thermal pad can be attached directly to a ground plane or special heatsink structure designed into the PCB. This design optimizes the heat transfer from the integrated circuit (IC).

For information on the Quad Flatpack No—Lead (QFN) package and its advantages, refer to Application Report, Quad Flatpack No—Lead Logic Packages, Texas Instruments Literature No. SCBA017. This document is available at www.ti.com.

The exposed thermal pad dimensions for this package are shown in the following illustration.



Bottom View

NOTE: All linear dimensions are in millimeters

Exposed Thermal Pad Dimensions

# RGY (R-PQFP-N20)



NOTES:

- A. All linear dimensions are in millimeters.
- B. This drawing is subject to change without notice.
- C. Publication IPC-7351 is recommended for alternate designs.
- D. This package is designed to be soldered to a thermal pad on the board. Refer to Application Note, Quad Flat—Pack Packages, Texas Instruments Literature No. SCBA017, SLUA271, and also the Product Data Sheets for specific thermal information, via requirements, and recommended board layout. These documents are available at www.ti.com <a href="https://www.ti.com">https://www.ti.com</a>.
- E. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC 7525 for stencil design considerations.
- F. Customers should contact their board fabrication site for minimum solder mask web tolerances between signal pads.



## PW (R-PDSO-G\*\*)

#### 14 PINS SHOWN

## PLASTIC SMALL-OUTLINE PACKAGE



NOTES: A. All linear dimensions are in millimeters.

B. This drawing is subject to change without notice.

C. Body dimensions do not include mold flash or protrusion not to exceed 0,15.

D. Falls within JEDEC MO-153

#### **IMPORTANT NOTICE**

Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, modifications, enhancements, improvements, and other changes to its products and services at any time and to discontinue any product or service without notice. Customers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All products are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment.

TI warrants performance of its hardware products to the specifications applicable at the time of sale in accordance with TI's standard warranty. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by government requirements, testing of all parameters of each product is not necessarily performed.

TI assumes no liability for applications assistance or customer product design. Customers are responsible for their products and applications using TI components. To minimize the risks associated with customer products and applications, customers should provide adequate design and operating safeguards.

TI does not warrant or represent that any license, either express or implied, is granted under any TI patent right, copyright, mask work right, or other TI intellectual property right relating to any combination, machine, or process in which TI products or services are used. Information published by TI regarding third-party products or services does not constitute a license from TI to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

Reproduction of information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. Reproduction of this information with alteration is an unfair and deceptive business practice. TI is not responsible or liable for such altered documentation.

Resale of TI products or services with statements different from or beyond the parameters stated by TI for that product or service voids all express and any implied warranties for the associated TI product or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

Following are URLs where you can obtain information on other Texas Instruments products and application solutions:

| Products           |                        | Applications       |                           |
|--------------------|------------------------|--------------------|---------------------------|
| Amplifiers         | amplifier.ti.com       | Audio              | www.ti.com/audio          |
| Data Converters    | dataconverter.ti.com   | Automotive         | www.ti.com/automotive     |
| DSP                | dsp.ti.com             | Broadband          | www.ti.com/broadband      |
| Interface          | interface.ti.com       | Digital Control    | www.ti.com/digitalcontrol |
| Logic              | logic.ti.com           | Military           | www.ti.com/military       |
| Power Mgmt         | power.ti.com           | Optical Networking | www.ti.com/opticalnetwork |
| Microcontrollers   | microcontroller.ti.com | Security           | www.ti.com/security       |
| Low Power Wireless | www.ti.com/lpw         | Telephony          | www.ti.com/telephony      |
|                    |                        | Video & Imaging    | www.ti.com/video          |
|                    |                        | Wireless           | www.ti.com/wireless       |
|                    |                        |                    |                           |

Mailing Address: Texas Instruments

Post Office Box 655303 Dallas, Texas 75265

Copyright © 2006, Texas Instruments Incorporated