- **Member of the Texas Instruments** Widebus™ Family
- 5- $\Omega$  Switch Connection Between Two Ports
- **TTL-Compatible Input Levels**

### description

The SN74CBT16233 is a 16-bit 1-of-2 FET multiplexer/demultiplexer used in applications in which two separate data paths must be multiplexed onto, or demultiplexed from, a single path. This device can be used for memory interleaving, where two different banks of memory need to be addressed simultaneously. The device can be used as two 8-bit to 16-bit multiplexers or as one 16-bit to 32-bit multiplexer.

Two select (SEL1 and SEL2) inputs control the data flow. When the TEST inputs are asserted, the A port is connected to both the B1 and the B2 ports. SEL1, SEL2, and the TEST inputs can be driven with a 5-V CMOS, a 5-V TTL, or a low-voltage TTL driver.

This device is designed so it does not have through current when switching directions.

## DGG, DGV, OR DL PACKAGE (TOP VIEW)

| 1                 |    | 1 |    | 1                |
|-------------------|----|---|----|------------------|
| 1A[               | 1  | O | 56 | ] 1B1            |
| 2B1 [             | 2  |   | 55 | ] 1B2            |
| 2B2 [             | 3  |   | 54 | ]2A              |
| 3A [              | 4  |   | 53 | ]3B1             |
| 4B1 [             | 5  |   | 52 | ] 3B2            |
| 4B2 [             | 6  |   | 51 | ] 4A             |
| 5A [              | 7  |   | 50 | ]5B1             |
| 6B1 [             | 8  |   | 49 | ]5B2             |
| 6B2 [             | 9  |   | 48 | ]6A              |
| 7A [              | 10 |   | 47 | ]7B1             |
| 8B1 [             | 11 |   |    | ]7B2             |
| 8B2 [             | 12 |   | 45 | ]8A              |
| GND [             | 13 |   | 44 | GND              |
| V <sub>CC</sub> [ | 14 |   | 43 | ]v <sub>cc</sub> |
| 9A [              | 15 |   | 42 | ] 9B1            |
| 10B1 🛚            | 16 |   | 41 | ] 9B2            |
| 10B2              | 17 |   | 40 | ] 10A            |
| 11A [             | 18 |   | 39 | ] 11B1           |
| 12B1 🛚            | 19 |   | 38 | ]11B2            |
| 12B2 🛚            | 20 |   | 37 | ] 12A            |
| 13A 🛚             | 21 |   |    | ] 13B1           |
| 14B1 🛚            | 22 |   | 35 | ] 13B2           |
| 14B2              |    |   |    | ] 14A            |
| 15A 🛚             | 24 |   | 33 | ] 15B1           |
| 16B1              | 25 |   | 32 | ] 15B2           |
| 16B2 🛚            | 26 |   |    | ] 16A            |
| TEST1             | 27 |   | 30 | SEL1             |
| TEST2             | 28 |   | 29 | SEL2             |
| ,                 |    |   |    | ļ                |

#### ORDERING INFORMATION

| TA            | PACKAGE <sup>†</sup> |               | ORDERABLE<br>PART NUMBER | TOP-SIDE<br>MARKING |  |
|---------------|----------------------|---------------|--------------------------|---------------------|--|
| -40°C to 85°C | SSOP – DL            | Tube          | SN74CBT16233DL           | CBT16233            |  |
|               | 330F - DL            | Tape and reel | SN74CBT16233DLR          | CB1 16233           |  |
|               | TSSOP – DGG          | Tape and reel | SN74CBT16233DGGR         | CBT16233            |  |
|               | TVSOP – DGV          | Tape and reel | SN74CBT16233DGVR         | CY233               |  |

<sup>†</sup>Package drawings, standard packing quantities, thermal data, symbolization, and PCB design guidelines are available at www.ti.com/sc/package.



Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.

Widebus is a trademark of Texas Instruments



# FUNCTION TABLE (each multiplexer/demultiplexer)

| INPUTS |      | FUNCTION          |  |  |  |
|--------|------|-------------------|--|--|--|
| SEL    | TEST | FUNCTION          |  |  |  |
| L      | L    | A = B1            |  |  |  |
| Н      | L    | A = B2            |  |  |  |
| Х      | Н    | A = B1 and A = B2 |  |  |  |

### logic diagram (positive logic)



# absolute maximum ratings over operating free-air temperature range (unless otherwise noted)†

| Supply voltage range, V <sub>CC</sub>                     |                | –0.5 V to 7 V                           |
|-----------------------------------------------------------|----------------|-----------------------------------------|
| Input voltage range, V <sub>I</sub> (see Note 1)          |                | $5 \text{ V to V}_{CC} + 0.5 \text{ V}$ |
| Continuous channel current                                |                | 128 mA                                  |
| Input clamp current, I <sub>IK</sub> (V <sub>I</sub> < 0) |                | –50 mA                                  |
| Package thermal impedance, θ <sub>JA</sub> (see Note 2):  | ): DGG package | 64°C/W                                  |
|                                                           | DGV package    | 48°C/W                                  |
|                                                           | DL package     | 56°C/W                                  |
| Storage temperature range, T <sub>stq</sub>               |                | −65°C to 150°C                          |

<sup>†</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

NOTES: 1. The input and output negative-voltage ratings may be exceeded if the input and output clamp-current ratings are observed.

2. The package thermal impedance is calculated in accordance with JESD 51-7.



### recommended operating conditions (see Note 3)

|                 |                                  | MIN  | MAX  | UNIT |
|-----------------|----------------------------------|------|------|------|
| VCC             | Supply voltage                   | 4.75 | 5.25 | V    |
| VIH             | High-level control input voltage | 2    |      | V    |
| V <sub>IL</sub> | Low-level control input voltage  |      | 0.8  | V    |
| TA              | Operating free-air temperature   | -40  | 85   | °C   |

NOTE 3: All unused control inputs of the device must be held at V<sub>CC</sub> or GND to ensure proper device operation. Refer to the TI application report, Implications of Slow or Floating CMOS Inputs, literature number SCBA004.

# electrical characteristics over recommended operating free-air temperature range (unless otherwise noted)

| PARAMETER TEST CONDITIONS |                | MIN                        | TYP <sup>†</sup>               | MAX                                    | UNIT |     |      |    |
|---------------------------|----------------|----------------------------|--------------------------------|----------------------------------------|------|-----|------|----|
| ٧ıK                       |                | $V_{CC} = 4.75 \text{ V},$ | I <sub>I</sub> = -18 mA        |                                        |      |     | -1.2 | V  |
| 1.                        |                | $V_{CC} = 0$ ,             | V <sub>I</sub> = 5.25 V        |                                        |      |     | 10   | μΑ |
| ļļ.                       |                | V <sub>CC</sub> = 5.25 V,  | V <sub>I</sub> = 5.25 V or GND |                                        |      |     | ±1   | μΑ |
| Icc                       |                | $V_{CC} = 5.25 \text{ V},$ | I <sub>O</sub> = 0,            | $V_I = V_{CC}$ or GND                  |      |     | 3    | μΑ |
| ∆lcc <sup>‡</sup>         | Control inputs | $V_{CC} = 5.25 \text{ V},$ | One input at 3.4 V,            | Other inputs at V <sub>CC</sub> or GND |      |     | 2.5  | mA |
| Ci                        | Control inputs | V <sub>I</sub> = 3 V or 0  |                                |                                        |      | 4.5 |      | pF |
| C <sub>io(OFF)</sub>      | )              | $V_O = 3 V \text{ or } 0$  |                                |                                        |      | 4   |      | pF |
| r <sub>on</sub> §         |                |                            | V <sub>I</sub> = 0             | I <sub>I</sub> = 64 mA                 |      | 5   | 7    |    |
|                           |                | V <sub>CC</sub> = 4.75 V   | CC = 4.75 V                    | I <sub>I</sub> = 30 mA                 |      | 5   | 7    | Ω  |
|                           |                |                            | V <sub>I</sub> = 2.4 V,        | I <sub>I</sub> = 15 mA                 |      | 7   | 12   |    |

<sup>†</sup> All typical values are at  $V_{CC} = 5 \text{ V}$ ,  $T_A = 25^{\circ}\text{C}$ .

# switching characteristics over recommended operating free-air temperature range, $C_L = 50 \text{ pF}$ (unless otherwise noted) (see Figure 1)

| PARAMETER         | FROM<br>(INPUT) | TO<br>(OUTPUT) | MIN | MAX  | UNIT |
|-------------------|-----------------|----------------|-----|------|------|
| t <sub>pd</sub> ¶ | A or B          | B or A         |     | 0.25 | ns   |
| <sup>t</sup> pd   | SEL             | А              | 1.6 | 5.3  | ns   |
| <sup>t</sup> en   | TEST or SEL     | В              | 1.3 | 5.2  | ns   |
| <sup>t</sup> dis  | TEST or SEL     | В              | 1   | 5.3  | ns   |

The propagation delay is the calculated RC time constant of the typical on-state resistance of the switch and the specified load capacitance, when driven by an ideal voltage source (zero output impedance).

<sup>‡</sup> This is the increase in supply current for each input that is at the specified TTL voltage level rather than V<sub>CC</sub> or GND.

<sup>§</sup> Measured by the voltage drop between A and B terminals at the indicated current through the switch. On-state resistance is determined by the lower of the voltages of the two (A or B) terminals.

#### PARAMETER MEASUREMENT INFORMATION



NOTES: A. C<sub>I</sub> includes probe and jig capacitance.

- B. Waveform 1 is for an output with internal conditions such that the output is low except when disabled by the output control. Waveform 2 is for an output with internal conditions such that the output is high except when disabled by the output control.
- C. All input pulses are supplied by generators having the following characteristics: PRR  $\leq$  10 MHz,  $Z_O = 50 \Omega$ ,  $t_f \leq$  2.5 ns,  $t_f \leq$  2.5 ns.
- D. The outputs are measured one at a time with one transition per measurement.
- E. tpLz and tpHz are the same as tdis.
- F. tpzL and tpzH are the same as ten.
- G. tpLH and tpHL are the same as tpd.

Figure 1. Load Circuit and Voltage Waveforms



#### **IMPORTANT NOTICE**

Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, modifications, enhancements, improvements, and other changes to its products and services at any time and to discontinue any product or service without notice. Customers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All products are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment.

TI warrants performance of its hardware products to the specifications applicable at the time of sale in accordance with TI's standard warranty. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by government requirements, testing of all parameters of each product is not necessarily performed.

TI assumes no liability for applications assistance or customer product design. Customers are responsible for their products and applications using TI components. To minimize the risks associated with customer products and applications, customers should provide adequate design and operating safeguards.

TI does not warrant or represent that any license, either express or implied, is granted under any TI patent right, copyright, mask work right, or other TI intellectual property right relating to any combination, machine, or process in which TI products or services are used. Information published by TI regarding third—party products or services does not constitute a license from TI to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

Reproduction of information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. Reproduction of this information with alteration is an unfair and deceptive business practice. TI is not responsible or liable for such altered documentation.

Resale of TI products or services with statements different from or beyond the parameters stated by TI for that product or service voids all express and any implied warranties for the associated TI product or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

Mailing Address:

Texas Instruments Post Office Box 655303 Dallas, Texas 75265