











SN74LVC4245A

SCAS375I - MARCH 1994-REVISED JANUARY 2015

# SN74LVC4245A Octal Bus Transceiver and 3.3-V to 5-V Shifter With 3-State Outputs

#### **Features**

- **Bidirectional Voltage Translator**
- 5.5 V on A Port and 2.7 V to 3.6 V on B Port
- Control Inputs V<sub>IH</sub>/V<sub>IL</sub> Levels Are Referenced to V<sub>CCA</sub> Voltage
- Latch-Up Performance Exceeds 250 mA Per JESD 17
- ESD Protection Exceeds JESD 22
  - 2000-V Human-Body Model
  - 200-V Machine Model
  - 1000-V Charged-Device Model

## Applications

- **ATCA Solutions**
- **CPAP Machines**
- Cameras: Surveillance Analog
- Chemical or Gas Sensors
- **CT Scanners**
- DLP 3D Machine Vision and Optical Networking
- Digital Signage
- ECGs: Electrocardiograms
- Field Transmitters: Pressure Sensors and Temperature Sensors
- High-Speed Data Acquisition and Generation
- HMI (Human Machine Interface)
- **RF4CE Remote Controls**
- Server Motherboards
- Software Defined Radios (SDR)
- Wireless LAN Cards and Data Access Cards
- X-ray: Medical, Dental, and Baggage Scanners

#### 3 Description

This 8-bit (octal) noninverting bus transceiver contains two separate supply rails; B port has V<sub>CCB</sub>, which is set at 3.3 V, and A port has V<sub>CCA</sub>, which is set at 5 V. This allows for translation from a 3.3-V to a 5-V environment, and vice versa.

SN74LVC4245A device is designed for asynchronous communication between data buses. The device transmits data from the A bus to the B bus or from the B bus to the A bus, depending on the logic level at the direction-control (DIR) input. The output-enable (OE) input can be used to disable the device so the buses are effectively isolated. The control circuitry (DIR,  $\overline{OE}$ ) is powered by  $V_{CCA}$ .

The SN74LVC4245A device terminal out allows the designer to switch to a normal all-3.3-V or all-5-V 20terminal SN74LVC4245 device without board relayout. The designer uses the data paths for pins 2-11 and 14-23 of the SN74LVC4245A device to align with the conventional '245 terminal out.

#### Device Information<sup>(1)</sup>

| PART NUMBER  | PART NUMBER PACKAGE |                    |
|--------------|---------------------|--------------------|
|              | SSOP (24)           | 8.20 mm × 5.30 mm  |
| SN74LVC4245A | SOIC (24)           | 15.40 mm × 7.50 mm |
|              | TSSOP (24)          | 7.80 mm × 4.40 mm  |

(1) For all available packages, see the orderable addendum at the end of the data sheet.

# Simplified Schematic





# **Table of Contents**

| 1 | Features 1                                                             | 8 Parameter Measurement Information     |
|---|------------------------------------------------------------------------|-----------------------------------------|
| 2 | Applications 1                                                         | 8.1 A Port                              |
| 3 | Description 1                                                          | 8.2 B Port                              |
| 4 | Simplified Schematic1                                                  | 9 Detailed Description 10               |
| 5 | Revision History2                                                      | 9.1 Overview 10                         |
| 6 | Pin Configuration and Functions3                                       | 9.2 Functional Block Diagram            |
| 7 | Specifications4                                                        | 9.3 Feature Description10               |
| - | 7.1 Absolute Maximum Ratings, (please advise specific                  | 9.4 Device Functional Modes             |
|   | title)                                                                 | 10 Application and Implementation 11    |
|   | 7.2 Absolute Maximum Ratings, (please advise specific                  | 10.1 Application Information            |
|   | title) 4                                                               | 10.2 Typical Application11              |
|   | 7.3 ESD Ratings 4                                                      | 11 Power Supply Recommendations 13      |
|   | 7.4 Recommended Operating Conditions, (please advise                   | 11.1 Power-Up Consideration             |
|   | specific title)                                                        | 12 Layout 13                            |
|   | 7.5 Recommended Operating Conditions, (please advise specific title) 5 | 12.1 Layout Guidelines                  |
|   | 7.6 Thermal Information                                                | 12.2 Layout Example13                   |
|   | 7.7 Electrical Characteristics, (please advise specific title)         | 13 Device and Documentation Support 14  |
|   | 6                                                                      | 13.1 Trademarks14                       |
|   | 7.8 Electrical Characteristics, (please advise specific                | 13.2 Electrostatic Discharge Caution 14 |
|   | title) 6                                                               | 13.3 Glossary 14                        |
|   | 7.9 Switching Characteristics                                          | 14 Mechanical, Packaging, and Orderable |
|   | 7.10 Operating Characteristics7                                        | Information 14                          |
|   | 7.11 Typical Characteristics7                                          |                                         |
|   |                                                                        |                                         |

# **5 Revision History**

## Changes from Revision H (March 2005) to Revision I

Page

| • | Added Applications, Device Information table, Pin Functions table, ESD Ratings table, Thermal Information table, |     |
|---|------------------------------------------------------------------------------------------------------------------|-----|
|   | Typical Characteristics, Feature Description section, Device Functional Modes, Application and Implementation    |     |
|   | section, Power Supply Recommendations section, Layout section, Device and Documentation Support section, and     |     |
|   | Mechanical, Packaging, and Orderable Information section                                                         | . 1 |
| • | Deleted Ordering Information table.                                                                              | . 1 |



# 6 Pin Configuration and Functions

# DB, DW, OR PW PACKAGE (TOP VIEW)



#### **Pin Functions**

|     | PIN TYPE         |      | DESCRIPTION             |
|-----|------------------|------|-------------------------|
| NO. | NAME             | TTPE | DESCRIPTION             |
| 1   | $V_{CCA}$        | _    | Power supply for side A |
| 2   | DIR              | I    | Direction control       |
| 3   | A1               | I/O  | Transceiver I/O pin     |
| 4   | A2               | I/O  | Transceiver I/O pin     |
| 5   | A3               | I/O  | Transceiver I/O pin     |
| 6   | A4               | I/O  | Transceiver I/O pin     |
| 7   | A5               | I/O  | Transceiver I/O pin     |
| 8   | A6               | I/O  | Transceiver I/O pin     |
| 9   | A7               | I/O  | Transceiver I/O pin     |
| 10  | A8               | I/O  | Transceiver I/O pin     |
| 11  | GND              | _    | Ground                  |
| 12  | GND              | _    | Ground                  |
| 13  | GND              | _    | Ground                  |
| 14  | B8               | I/O  | Transceiver I/O pin     |
| 15  | B7               | I/O  | Transceiver I/O pin     |
| 16  | B6               | I/O  | Transceiver I/O pin     |
| 17  | B5               | I/O  | Transceiver I/O pin     |
| 18  | B4               | I/O  | Transceiver I/O pin     |
| 19  | В3               | I/O  | Transceiver I/O pin     |
| 20  | B2               | I/O  | Transceiver I/O pin     |
| 21  | B1               | I/O  | Transceiver I/O pin     |
| 22  | ŌĒ               | I    | Output Enable           |
| 23  | V <sub>CCB</sub> | _    | Power supply for side B |
| 24  | V <sub>CCB</sub> | _    | Power supply for side B |



#### 7 Specifications

#### 7.1 Absolute Maximum Ratings, (please advise specific title)

over operating free-air temperature range for V<sub>CCA</sub> = 4.5 V to 5.5 V (unless otherwise noted)<sup>(1)</sup>

|                                                         |                           |                       | MIN  | MAX                    | UNIT |
|---------------------------------------------------------|---------------------------|-----------------------|------|------------------------|------|
| $V_{CCA}$                                               | Supply voltage range      |                       | -0.5 | 6.5                    | V    |
| VI                                                      | Input voltage range       | A port <sup>(2)</sup> | -0.5 | V <sub>CCA</sub> + 0.5 | V    |
|                                                         |                           | Control inputs        | -0.5 | 6                      | V    |
| Vo                                                      | Output voltage range      | A port <sup>(2)</sup> | -0.5 | V <sub>CCA</sub> + 0.5 | V    |
| I <sub>IK</sub>                                         | Input clamp current       | V <sub>I</sub> < 0    |      | -50                    |      |
| I <sub>OK</sub>                                         | Output clamp current      | V <sub>O</sub> < 0    |      | -50                    | mA   |
| Io                                                      | Continuous output current |                       |      | ±50                    | mA   |
| Continuous current through each V <sub>CCA</sub> or GND |                           |                       | ±100 | mA                     |      |
| T <sub>stg</sub>                                        | Storage temperature range |                       | -65  | 150                    | °C   |

<sup>(1)</sup> Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions, (please advise specific title) is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

#### 7.2 Absolute Maximum Ratings, (please advise specific title)

over operating free-air temperature range for  $V_{CCB} = 2.7 \text{ V}$  to 3.6 V (unless otherwise noted)<sup>(1)</sup>

|                  |                                                    |                       |  | MIN  | MAX                    | UNIT |
|------------------|----------------------------------------------------|-----------------------|--|------|------------------------|------|
| V <sub>CCB</sub> | Supply voltage range                               |                       |  | -0.5 | 4.6                    | V    |
| VI               | Input voltage range                                | B port <sup>(2)</sup> |  | -0.5 | V <sub>CCB</sub> + 0.5 | V    |
| Vo               | Output voltage range                               | B port <sup>(2)</sup> |  | -0.5 | V <sub>CCB</sub> + 0.5 | V    |
| I <sub>IK</sub>  | Input clamp current                                | V <sub>I</sub> < 0    |  |      | -50                    | mA   |
| I <sub>OK</sub>  | Output clamp current                               | V <sub>O</sub> < 0    |  |      | -50                    | mA   |
| Io               | Continuous output current                          |                       |  |      | ±50                    | mA   |
|                  | Continuous current through V <sub>CCB</sub> or GND |                       |  | ±100 | mA                     |      |
| T <sub>stg</sub> | Storage temperature range                          |                       |  | -65  | 150                    | °C   |

<sup>(1)</sup> Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions, (please advise specific title) is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

#### 7.3 ESD Ratings

|                    | PARAMETER     | DEFINITION                                                                    | VALUE | UNIT |
|--------------------|---------------|-------------------------------------------------------------------------------|-------|------|
| \/                 | Electrostatic | Human body model (HBM), per ANSI/ESDA/JEDEC JS-001, all pins (1)              | 2000  | \/   |
| V <sub>(ESD)</sub> | discharge     | Charged device model (CDM), per JEDEC specification JESD22-C101, all pins (2) | 1000  | V    |

<sup>(1)</sup> JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process.

<sup>(2)</sup> This value is limited to 6 V maximum.

<sup>(2)</sup> This value is limited to 4.6 V maximum.

<sup>(2)</sup> JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process.



## 7.4 Recommended Operating Conditions, (please advise specific title)

for  $V_{CCA} = 4.5 \text{ V to } 5.5 \text{ V}^{(1)}$ 

| 100              |                                | MIN | MAX       | UNIT |
|------------------|--------------------------------|-----|-----------|------|
| V <sub>CCA</sub> | Supply voltage                 | 4.5 | 5.5       | V    |
| $V_{IH}$         | High-level input voltage       | 2   |           | V    |
| V <sub>IL</sub>  | Low-level input voltage        |     | 0.8       | V    |
| V <sub>IA</sub>  | Input voltage                  | 0   | $V_{CCA}$ | V    |
| $V_{OA}$         | Output voltage                 | 0   | $V_{CCA}$ | V    |
| I <sub>OH</sub>  | High-level output current      |     | -24       | mA   |
| I <sub>OL</sub>  | Low-level output current       |     | 24        | mA   |
| T <sub>A</sub>   | Operating free-air temperature | -40 | 85        | °C   |

<sup>(1)</sup> All unused inputs of the device must be held at the associated V<sub>CC</sub> or GND to ensure proper device operation. Refer to the TI application report, *Implications of Slow or Floating CMOS Inputs*, literature number SCBA004.

#### 7.5 Recommended Operating Conditions, (please advise specific title)

for  $V_{CCB} = 2.7 \text{ V to } 3.6 \text{ V}^{(1)}$ 

|                 |                                |                                   | MIN | MAX       | UNIT |
|-----------------|--------------------------------|-----------------------------------|-----|-----------|------|
| $V_{CCB}$       | Supply voltage                 |                                   | 2.7 | 3.6       | V    |
| $V_{IH}$        | High-level input voltage       | V <sub>CCB</sub> = 2.7 V to 3.6 V | 2   |           | V    |
| V <sub>IL</sub> | Low-level input voltage        | V <sub>CCB</sub> = 2.7 V to 3.6 V |     | 0.8       | V    |
| V <sub>IB</sub> | Input voltage                  |                                   | 0   | $V_{CCB}$ | V    |
| V <sub>OB</sub> | Output voltage                 |                                   | 0   | $V_{CCB}$ | V    |
|                 | High-level output current      | V <sub>CCB</sub> = 2.7 V          |     | -12       | A    |
| I <sub>OH</sub> |                                | V <sub>CCB</sub> = 3 V            |     | -24       | mA   |
|                 | Law law all autout auroret     | V <sub>CCB</sub> = 2.7 V          |     | 12        | A    |
| I <sub>OL</sub> | Low-level output current       | V <sub>CCB</sub> = 3 V            |     | 24        | mA   |
| T <sub>A</sub>  | Operating free-air temperature |                                   | -40 | 85        | °C   |

<sup>(1)</sup> All unused inputs of the device must be held at the associated V<sub>CC</sub> or GND to ensure proper device operation. Refer to the TI application report, *Implications of Slow or Floating CMOS Inputs*, literature number SCBA004.

#### 7.6 Thermal Information

|                 | THERMAL METRIC <sup>(1)</sup>          | DB | DW      | PW | UNIT |
|-----------------|----------------------------------------|----|---------|----|------|
|                 |                                        |    | 24 PINS |    |      |
| $R_{\theta JA}$ | Junction-to-ambient thermal resistance | 63 | 46      | 88 | °C/W |

(1) For more information about traditional and new thermal metrics, see the IC Package Thermal Metrics application report, SPRA953.



#### 7.7 Electrical Characteristics, (please advise specific title)

over recommended operating free-air temperature range for V<sub>CCA</sub> = 4.5 V to 5.5 V (unless otherwise noted)<sup>(1)</sup>

| PA                     | RAMETER        | TEST CONDITIONS                                             | V <sub>CCA</sub> | MIN | TYP <sup>(2)</sup> | MAX  | UNIT |  |
|------------------------|----------------|-------------------------------------------------------------|------------------|-----|--------------------|------|------|--|
|                        |                | 1004                                                        | 4.5 V            | 4.3 |                    |      |      |  |
|                        |                | $I_{OH} = -100 \mu A$                                       | 5.5 V            | 5.3 |                    |      | V    |  |
| V <sub>OH</sub>        |                | 1 24 m A                                                    | 4.5 V            | 3.7 |                    |      | V    |  |
|                        |                | $I_{OH} = -24 \text{ mA}$                                   | 5.5 V            | 4.7 |                    |      |      |  |
|                        |                | L = 100 uA                                                  | 4.5 V            |     |                    | 0.2  |      |  |
| .,                     |                | I <sub>OL</sub> = 100 μA                                    | 5.5 V            |     |                    | 0.2  | V    |  |
| V <sub>OL</sub>        |                | I <sub>OI</sub> = 24 mA                                     | 4.5 V            |     |                    | 0.55 | V    |  |
|                        |                | I <sub>OL</sub> = 24 IIIA                                   | 5.5 V            |     |                    | 0.55 | i    |  |
| I                      | Control inputs | $V_I = V_{CCA}$ or GND                                      | 5.5 V            |     |                    | ±1   | μΑ   |  |
| I <sub>OZ</sub> (3)    | A port         | $V_O = V_{CCA}$ or GND                                      | 5.5 V            |     |                    | ±5   | μΑ   |  |
| I <sub>CCA</sub>       |                | $V_I = V_{CCA}$ or GND, $I_O = 0$                           | 5.5 V            |     |                    | 80   | μΑ   |  |
| $\Delta I_{CCA}^{(4)}$ |                | One input at 3.4 V, Other inputs at V <sub>CCA</sub> or GND | 5.5 V            |     |                    | 1.5  | mA   |  |
| Ci                     | Control inputs | V <sub>I</sub> = V <sub>CCA</sub> or GND                    | Open             |     | 5                  |      | pF   |  |
| C <sub>io</sub>        | A port         | $V_O = V_{CCA}$ or GND                                      | 5 V              |     | 11                 |      | pF   |  |

## 7.8 Electrical Characteristics, (please advise specific title)

over recommended operating free-air temperature range for  $V_{CCB} = 2.7 \text{ V}$  to 3.6 V (unless otherwise noted)<sup>(1)</sup>

| PAI                              | RAMETER | TEST C                                 | ONDITIONS                               | V <sub>CCB</sub> | MIN                   | TYP <sup>(2)</sup> | MAX  | UNIT |
|----------------------------------|---------|----------------------------------------|-----------------------------------------|------------------|-----------------------|--------------------|------|------|
|                                  |         | I <sub>OH</sub> = -100 μA              |                                         | 2.7 V to 3.6 V   | V <sub>CC</sub> - 0.2 |                    |      |      |
| \/                               |         | 10 m A                                 |                                         | 2.7 V            | 2.2                   |                    |      | V    |
| V <sub>OH</sub>                  |         | $I_{OH} = -12 \text{ mA}$              |                                         | 3 V              | 2.4                   |                    |      | V    |
|                                  |         | $I_{OH} = -24 \text{ mA}$              |                                         | 3 V              | 2                     |                    |      |      |
|                                  |         | $I_{OL} = 100 \mu A$                   |                                         | 2.7 V to 3.6 V   |                       |                    | 0.2  |      |
| $V_{OL}$                         |         | I <sub>OL</sub> = 12 mA                | 2.7 V                                   |                  |                       | 0.4                | V    |      |
|                                  |         | I <sub>OL</sub> = 24 mA                |                                         | 3 V              |                       |                    | 0.55 |      |
| $I_{OZ}^{(3)}$                   | B port  | $V_O = V_{CCB}$ or GND                 |                                         | 3.6 V            |                       |                    | ±5   | μA   |
| I <sub>CCB</sub>                 |         | $V_I = V_{CCB}$ or GND,                | I <sub>O</sub> = 0                      | 3.6 V            |                       |                    | 50   | μΑ   |
| ΔI <sub>CCB</sub> <sup>(4)</sup> |         | One input at V <sub>CCB</sub> – 0.6 V, | Other inputs at $V_{\text{CCB}}$ or GND | 2.7 V to 3.6 V   |                       |                    | 0.5  | mA   |
| $C_{io}$                         | B port  | $V_O = V_{CCB}$ or GND                 |                                         | 3.3 V            |                       | 11                 |      | pF   |

 $V_{CCA} = 5 V \pm 0.5 V$ .

Submit Documentation Feedback

Copyright © 1994-2015, Texas Instruments Incorporated

V<sub>CCB</sub> = 2.7 V to 3.6 V.
 All typical values are measured at V<sub>CC</sub> = 5 V, T<sub>A</sub> = 25°C.
 For I/O ports, the parameter I<sub>OZ</sub> includes the input leakage current.
 This is the increase in supply current for each input that is at one of the specified TTL voltage levels, rather than 0 V or the associated ...

All typical values are measured at  $V_{CC}$  = 3.3 V,  $T_A$  = 25°C. For I/O ports, the parameter  $I_{OZ}$  includes the input leakage current.

This is the increase in supply current for each input that is at one of the specified TTL voltage levels, rather than 0 V or the associated



#### 7.9 Switching Characteristics

over recommended operating free-air temperature range, C<sub>L</sub> = 50 pF (unless otherwise noted) (see Figure 3 and Figure 4)

| PARAMETER        | FROM<br>(INPUT) | то<br>(оитрит) | V <sub>CCA</sub> = 5 V ±<br>V <sub>CCB</sub> = 2.7 V t | UNIT |     |  |
|------------------|-----------------|----------------|--------------------------------------------------------|------|-----|--|
|                  | (INFOT)         | (001F01)       | MIN                                                    | MAX  |     |  |
| t <sub>PHL</sub> | A               | В              | 1                                                      | 6.3  | ns  |  |
| t <sub>PLH</sub> | A               | В              | 1                                                      | 6.7  | 115 |  |
| t <sub>PHL</sub> | В               | Δ.             | 1                                                      | 6.1  | 20  |  |
| t <sub>PLH</sub> | В               | A              | 1                                                      | 5    | ns  |  |
| t <sub>PZL</sub> | <del>OE</del>   | ۸              | 1                                                      | 9    | ns  |  |
| t <sub>PZH</sub> | OE .            | A              | 1                                                      | 8.1  |     |  |
| t <sub>PZL</sub> | ŌĒ              | В              | 1                                                      | 8.8  | no  |  |
| t <sub>PZH</sub> | OE .            | В              | 1                                                      | 9.8  | ns  |  |
| t <sub>PLZ</sub> | <del>OE</del>   | A              | 1                                                      | 7    | no  |  |
| t <sub>PHZ</sub> | OE .            | ^              | 1                                                      | 5.8  | ns  |  |
| t <sub>PLZ</sub> | <del>OE</del>   | В              | 1                                                      | 7.7  | ne  |  |
| t <sub>PHZ</sub> | JE              | D              | 1                                                      | 7.8  | ns  |  |

## 7.10 Operating Characteristics

 $V_{CCA}$  = 4.5 V to 5.5 V,  $V_{CCB}$  = 2.7 V to 3.6 V,  $T_A$  = 25°C

|                    | PARAMETER                                     | TEST CC          | TYP         | UNIT       |      |     |
|--------------------|-----------------------------------------------|------------------|-------------|------------|------|-----|
| C <sub>pd</sub> Po | Down discipation conscitance per transciver   | Outputs enabled  | 6 0         | f 10 MHz   | 39.5 | , r |
|                    | Power dissipation capacitance per transceiver | Outputs disabled | $C_L = 0$ , | f = 10 MHz | 5    | pF  |

## 7.11 Typical Characteristics







#### 8 Parameter Measurement Information

#### **8.1** A Port



NOTES: A. C<sub>L</sub> includes probe and jig capacitance.

- B. Waveform 1 is for an output with internal conditions such that the output is low, except when disabled by the output control. Waveform 2 is for an output with internal conditions such that the output is high, except when disabled by the output control.
- C. All input pulses are supplied by generators having the following characteristics: PRR $\leq$  10 MHz,  $Z_O = 50 \,\Omega$ ,  $t_r \leq 2.5 \,\text{ns}$ ,  $t_f \leq 2.5 \,\text{ns}$ .
- D. The outputs are measured one at a time, with one transition per measurement.
- E. All parameters and waveforms are not applicable to all devices.

Figure 3. Load Circuit and Voltage Waveforms



#### 8.2 B Port



NOTES: A.  $C_L$  includes probe and jig capacitance.

- B. Waveform 1 is for an output with internal conditions such that the output is low, except when disabled by the output control. Waveform 2 is for an output with internal conditions such that the output is high, except when disabled by the output control.
- C. All input pulses are supplied by generators having the following characteristics: PRR $\leq$  10 MHz,  $Z_0 = 50 \Omega$ ,  $t_r \leq 2.5$  ns,  $t_f \leq 2.5$  ns.
- D. The outputs are measured one at a time, with one transition per measurement.
- E. All parameters and waveforms are not applicable to all devices.

Figure 4. Load Circuit and Voltage Waveforms



#### **Detailed Description**

#### 9.1 Overview

SN74LVC4245A is an 8-bit (octal) noninverting bus transceiver contains two separate supply rails; B port has  $V_{CCB}$ , which is set at 3.3 V, and A port has  $V_{CCA}$ , which is set at 5 V. This allows for translation from a 3.3-V to a 5-V environment, and vice versa, designed for asynchronous communication between data buses. The device transmits data from the A bus to the B bus or from the B bus to the A bus, depending on the logic level at the direction-control (DIR) input. The output-enable (OE) input can be used to disable the device so the buses are effectively isolated. The control circuitry (DIR,  $\overline{OE}$ ) is powered by  $V_{CCA}$ .

#### 9.2 Functional Block Diagram



#### 9.3 Feature Description

- 24 mA drive at 3-V supply
  - Good for heavier loads and longer traces
- - Allows 3.3-V to 5-V translation

#### 9.4 Device Functional Modes

#### **Function Table**

| INP | UTS | OPERATION       |
|-----|-----|-----------------|
| ŌĒ  | DIR | OPERATION       |
| L   | L   | B data to A bus |
| L   | Н   | A data to B bus |
| Н   | Х   | Isolation       |

Product Folder Links: SN74LVC4245A



## 10 Application and Implementation

#### 10.1 Application Information

The SN74LVC4245A device pinout allows the designer to switch to a normal all-3.3-V or all-5-V 20-pin '245 device without board re-layout. The designer uses the data paths for pins 2–11 and 14–23 of the SN74LVC4245A to align with the conventional SN74LVC4245 device's pinout. SN74LVC4245A is a high drive CMOS device that can be used for a multitude of bus interface type applications where output drive or PCB trace length is a concern.

#### 10.2 Typical Application



Figure 5. Typical Application Schematic

#### 10.2.1 Design Requirements

This device uses CMOS technology and has balanced output drive. Care should be taken to avoid bus contention because it can drive currents that would exceed maximum limits. The high drive will also create fast edges into light loads so routing and load conditions should be considered to prevent ringing.

#### 10.2.2 Detailed Design Procedure

- 1. Recommended Input Conditions:
  - For rise time and fall time specifications, see (Δt/ΔV) in the Recommended Operating Conditions, (please advise specific title) table.
  - For specified high and low levels, see (V<sub>IH</sub> and V<sub>IL</sub>) in the Recommended Operating Conditions, (please advise specific title) table.

#### 2. Recommend Output Conditions:

- Load currents should not exceed (I<sub>O</sub> max) per output and should not exceed (Continuous current through V<sub>CC</sub> or GND) total current for the part. These limits are located in the *Absolute Maximum Ratings*, (please advise specific title) table.
- Outputs should not be pulled above V<sub>CC</sub>.
- Series resistors on the output may be used if the user desires to slow the output edge signal or limit the output current.

Product Folder Links: SN74LVC4245A

ts Incorporated Submit Documentation Feedback



## **Typical Application (continued)**

#### 10.2.3 Application Curves



Figure 6. Output Drive Current ( $I_{OL}$ ) vs LOW-level Output Voltage ( $V_{OL}$ )



Figure 7. Output Drive Current ( $I_{OH}$ ) vs HIGH-level Output Voltage ( $V_{OH}$ )

12



#### 11 Power Supply Recommendations

#### 11.1 Power-Up Consideration

<sup>(1)</sup>TI level-translation devices offer an opportunity for successful mixed-voltage signal design. A proper power-up sequence always should be followed to avoid excessive supply current, bus contention, oscillations, or other anomalies caused by improperly biased device terminals. Take these precautions to guard against such power-up problems:

- 1. Connect ground before any supply voltage is applied.
- 2. Power up the control side of the device (V<sub>CCA</sub> for all four of these devices).
- 3. Tie  $\overline{OE}$  to  $V_{CCA}$  with a pullup resistor so that it ramps with  $V_{CCA}$ .
- 4. Depending on the direction of the data path, DIR can be high or low. If DIR high is needed (A data to B bus), ramp it with V<sub>CCA</sub>. Otherwise, keep DIR low.
- (1) Refer to the TI application report, Texas Instruments Voltage-Level-Translation Devices, literature number SCEA021.

#### 12 Layout

#### 12.1 Layout Guidelines

When using multiple bit logic devices, inputs should not float. In many cases, functions or parts of functions of digital logic devices are unused. Some examples are when only two inputs of a triple-input AND gate are used, or when only 3 of the 4-buffer gates are used. Such input pins should not be left unconnected because the undefined voltages at the outside connections result in undefined operational states.

Specified in Figure 8 are rules that must be observed under all circumstances. All unused inputs of digital logic devices must be connected to a high or low bias to prevent them from floating. The logic level that should be applied to any particular unused input depends on the function of the device. Generally they will be tied to GND or  $V_{CC}$ , whichever makes more sense or is more convenient.

#### 12.2 Layout Example



Figure 8. Layout Diagram

Copyright © 1994–2015, Texas Instruments Incorporated



#### 13 Device and Documentation Support

#### 13.1 Trademarks

All trademarks are the property of their respective owners.

#### 13.2 Electrostatic Discharge Caution



These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates.

#### 13.3 Glossary

SLYZ022 — TI Glossary.

This glossary lists and explains terms, acronyms, and definitions.

## 14 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.





10-Jun-2014

#### **PACKAGING INFORMATION**

| Orderable Device  | Status | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan                   | Lead/Ball Finish (6) | MSL Peak Temp      | Op Temp (°C) | Device Marking (4/5) | Samples |
|-------------------|--------|--------------|--------------------|------|----------------|----------------------------|----------------------|--------------------|--------------|----------------------|---------|
| SN74LVC4245ADBR   | ACTIVE | SSOP         | DB                 | 24   | 2000           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU            | Level-1-260C-UNLIM | -40 to 85    | LJ245A               | Samples |
| SN74LVC4245ADBRE4 | ACTIVE | SSOP         | DB                 | 24   | 2000           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU            | Level-1-260C-UNLIM | -40 to 85    | LJ245A               | Samples |
| SN74LVC4245ADBRG4 | ACTIVE | SSOP         | DB                 | 24   | 2000           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU            | Level-1-260C-UNLIM | -40 to 85    | LJ245A               | Sample  |
| SN74LVC4245ADW    | ACTIVE | SOIC         | DW                 | 24   | 25             | Green (RoHS<br>& no Sb/Br) | CU NIPDAU            | Level-1-260C-UNLIM | -40 to 85    | LVC4245A             | Sample  |
| SN74LVC4245ADWE4  | ACTIVE | SOIC         | DW                 | 24   | 25             | Green (RoHS<br>& no Sb/Br) | CU NIPDAU            | Level-1-260C-UNLIM | -40 to 85    | LVC4245A             | Sample  |
| SN74LVC4245ADWG4  | ACTIVE | SOIC         | DW                 | 24   | 25             | Green (RoHS<br>& no Sb/Br) | CU NIPDAU            | Level-1-260C-UNLIM | -40 to 85    | LVC4245A             | Sample  |
| SN74LVC4245ADWR   | ACTIVE | SOIC         | DW                 | 24   | 2000           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU   CU SN    | Level-1-260C-UNLIM | -40 to 85    | LVC4245A             | Sample  |
| SN74LVC4245ADWRE4 | ACTIVE | SOIC         | DW                 | 24   | 2000           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU            | Level-1-260C-UNLIM | -40 to 85    | LVC4245A             | Sample  |
| SN74LVC4245ADWRG4 | ACTIVE | SOIC         | DW                 | 24   | 2000           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU            | Level-1-260C-UNLIM | -40 to 85    | LVC4245A             | Sample  |
| SN74LVC4245APW    | ACTIVE | TSSOP        | PW                 | 24   | 60             | Green (RoHS<br>& no Sb/Br) | CU NIPDAU            | Level-1-260C-UNLIM | -40 to 85    | LJ245A               | Sample  |
| SN74LVC4245APWG4  | ACTIVE | TSSOP        | PW                 | 24   | 60             | Green (RoHS<br>& no Sb/Br) | CU NIPDAU            | Level-1-260C-UNLIM | -40 to 85    | LJ245A               | Sample  |
| SN74LVC4245APWR   | ACTIVE | TSSOP        | PW                 | 24   | 2000           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU            | Level-1-260C-UNLIM | -40 to 85    | LJ245A               | Sample  |
| SN74LVC4245APWRE4 | ACTIVE | TSSOP        | PW                 | 24   | 2000           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU            | Level-1-260C-UNLIM | -40 to 85    | LJ245A               | Sample  |
| SN74LVC4245APWRG4 | ACTIVE | TSSOP        | PW                 | 24   | 2000           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU            | Level-1-260C-UNLIM | -40 to 85    | LJ245A               | Sample  |
| SN74LVC4245APWT   | ACTIVE | TSSOP        | PW                 | 24   | 250            | Green (RoHS<br>& no Sb/Br) | CU NIPDAU            | Level-1-260C-UNLIM | -40 to 85    | LJ245A               | Sample  |
| SN74LVC4245APWTG4 | ACTIVE | TSSOP        | PW                 | 24   | 250            | Green (RoHS<br>& no Sb/Br) | CU NIPDAU            | Level-1-260C-UNLIM | -40 to 85    | LJ245A               | Sample  |

<sup>(1)</sup> The marketing status values are defined as follows: **ACTIVE:** Product device recommended for new designs.

## PACKAGE OPTION ADDENDUM



10-Jun-2014

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details.

**TBD:** The Pb-Free/Green conversion plan has not been defined.

**Pb-Free** (RoHS): TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes. **Pb-Free** (RoHS Exempt): This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between

**Pb-Free (RoHS Exempt):** This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above.

Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material)

- (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
- (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
- (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.
- (6) Lead/Ball Finish Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead/Ball Finish values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

#### OTHER QUALIFIED VERSIONS OF SN74LVC4245A:

Enhanced Product: SN74LVC4245A-EP

NOTE: Qualified Version Definitions:

Enhanced Product - Supports Defense, Aerospace and Medical Applications

# PACKAGE MATERIALS INFORMATION

www.ti.com 17-Jan-2014

## TAPE AND REEL INFORMATION





|    | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
|    | Dimension designed to accommodate the component length    |
|    | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

#### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| Device            |       | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|-------------------|-------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| SN74LVC4245ADBR   | SSOP  | DB                 | 24 | 2000 | 330.0                    | 16.4                     | 8.2        | 8.8        | 2.5        | 12.0       | 16.0      | Q1               |
| SN74LVC4245ADWR   | SOIC  | DW                 | 24 | 2000 | 330.0                    | 24.4                     | 10.75      | 15.7       | 2.7        | 12.0       | 24.0      | Q1               |
| SN74LVC4245ADWR   | SOIC  | DW                 | 24 | 2000 | 330.0                    | 24.4                     | 10.75      | 15.7       | 2.7        | 12.0       | 24.0      | Q1               |
| SN74LVC4245ADWRG4 | SOIC  | DW                 | 24 | 2000 | 330.0                    | 24.4                     | 10.75      | 15.7       | 2.7        | 12.0       | 24.0      | Q1               |
| SN74LVC4245APWR   | TSSOP | PW                 | 24 | 2000 | 330.0                    | 16.4                     | 6.95       | 8.3        | 1.6        | 8.0        | 16.0      | Q1               |
| SN74LVC4245APWT   | TSSOP | PW                 | 24 | 250  | 330.0                    | 16.4                     | 6.95       | 8.3        | 1.6        | 8.0        | 16.0      | Q1               |

www.ti.com 17-Jan-2014



\*All dimensions are nominal

| Device            | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|-------------------|--------------|-----------------|------|------|-------------|------------|-------------|
| SN74LVC4245ADBR   | SSOP         | DB              | 24   | 2000 | 367.0       | 367.0      | 38.0        |
| SN74LVC4245ADWR   | SOIC         | DW              | 24   | 2000 | 366.0       | 364.0      | 50.0        |
| SN74LVC4245ADWR   | SOIC         | DW              | 24   | 2000 | 367.0       | 367.0      | 45.0        |
| SN74LVC4245ADWRG4 | SOIC         | DW              | 24   | 2000 | 367.0       | 367.0      | 45.0        |
| SN74LVC4245APWR   | TSSOP        | PW              | 24   | 2000 | 367.0       | 367.0      | 38.0        |
| SN74LVC4245APWT   | TSSOP        | PW              | 24   | 250  | 367.0       | 367.0      | 38.0        |

DW (R-PDSO-G24)

# PLASTIC SMALL OUTLINE



NOTES: A. All linear dimensions are in inches (millimeters). Dimensioning and tolerancing per ASME Y14.5M-1994.

- B. This drawing is subject to change without notice.
- C. Body dimensions do not include mold flash or protrusion not to exceed 0.006 (0,15).
- D. Falls within JEDEC MS-013 variation AD.



DW (R-PDSO-G24)

PLASTIC SMALL OUTLINE



NOTES:

- A. All linear dimensions are in millimeters.
- B. This drawing is subject to change without notice.
- C. Refer to IPC7351 for alternate board design.
- D. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC-7525
- E. Customers should contact their board fabrication site for solder mask tolerances between and around signal pads.



PW (R-PDSO-G24)

## PLASTIC SMALL OUTLINE



NOTES:

- A. All linear dimensions are in millimeters. Dimensioning and tolerancing per ASME Y14.5M—1994.
- B. This drawing is subject to change without notice.
- Body length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0,15 each side.
- Body width does not include interlead flash. Interlead flash shall not exceed 0,25 each side.
- E. Falls within JEDEC MO-153



PW (R-PDSO-G24)

# PLASTIC SMALL OUTLINE



NOTES:

- A. All linear dimensions are in millimeters.
- B. This drawing is subject to change without notice.
- C. Publication IPC-7351 is recommended for alternate design.
- D. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC-7525 for other stencil recommendations.
- E. Customers should contact their board fabrication site for solder mask tolerances between and around signal pads.



## DB (R-PDSO-G\*\*)

## PLASTIC SMALL-OUTLINE

#### **28 PINS SHOWN**



NOTES: A. All linear dimensions are in millimeters.

B. This drawing is subject to change without notice.

C. Body dimensions do not include mold flash or protrusion not to exceed 0,15.

D. Falls within JEDEC MO-150

#### IMPORTANT NOTICE

Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, enhancements, improvements and other changes to its semiconductor products and services per JESD46, latest issue, and to discontinue any product or service per JESD48, latest issue. Buyers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All semiconductor products (also referred to herein as "components") are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment.

TI warrants performance of its components to the specifications applicable at the time of sale, in accordance with the warranty in TI's terms and conditions of sale of semiconductor products. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by applicable law, testing of all parameters of each component is not necessarily performed.

TI assumes no liability for applications assistance or the design of Buyers' products. Buyers are responsible for their products and applications using TI components. To minimize the risks associated with Buyers' products and applications, Buyers should provide adequate design and operating safeguards.

TI does not warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right relating to any combination, machine, or process in which TI components or services are used. Information published by TI regarding third-party products or services does not constitute a license to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

Reproduction of significant portions of TI information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. TI is not responsible or liable for such altered documentation. Information of third parties may be subject to additional restrictions.

Resale of TI components or services with statements different from or beyond the parameters stated by TI for that component or service voids all express and any implied warranties for the associated TI component or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

Buyer acknowledges and agrees that it is solely responsible for compliance with all legal, regulatory and safety-related requirements concerning its products, and any use of TI components in its applications, notwithstanding any applications-related information or support that may be provided by TI. Buyer represents and agrees that it has all the necessary expertise to create and implement safeguards which anticipate dangerous consequences of failures, monitor failures and their consequences, lessen the likelihood of failures that might cause harm and take appropriate remedial actions. Buyer will fully indemnify TI and its representatives against any damages arising out of the use of any TI components in safety-critical applications.

In some cases, TI components may be promoted specifically to facilitate safety-related applications. With such components, TI's goal is to help enable customers to design and create their own end-product solutions that meet applicable functional safety standards and requirements. Nonetheless, such components are subject to these terms.

No TI components are authorized for use in FDA Class III (or similar life-critical medical equipment) unless authorized officers of the parties have executed a special agreement specifically governing such use.

Only those TI components which TI has specifically designated as military grade or "enhanced plastic" are designed and intended for use in military/aerospace applications or environments. Buyer acknowledges and agrees that any military or aerospace use of TI components which have *not* been so designated is solely at the Buyer's risk, and that Buyer is solely responsible for compliance with all legal and regulatory requirements in connection with such use.

TI has specifically designated certain components as meeting ISO/TS16949 requirements, mainly for automotive use. In any case of use of non-designated products, TI will not be responsible for any failure to meet ISO/TS16949.

#### Products Applications

Audio www.ti.com/audio Automotive and Transportation www.ti.com/automotive **Amplifiers** amplifier.ti.com Communications and Telecom www.ti.com/communications **Data Converters** dataconverter.ti.com Computers and Peripherals www.ti.com/computers **DLP® Products** www.dlp.com Consumer Electronics www.ti.com/consumer-apps DSP dsp.ti.com **Energy and Lighting** www.ti.com/energy Clocks and Timers www.ti.com/clocks Industrial www.ti.com/industrial Interface interface.ti.com Medical www.ti.com/medical Logic Security www.ti.com/security logic.ti.com

Power Mgmt power.ti.com Space, Avionics and Defense www.ti.com/space-avionics-defense

Microcontrollers microcontroller.ti.com Video and Imaging www.ti.com/video

RFID www.ti-rfid.com

OMAP Applications Processors www.ti.com/omap TI E2E Community e2e.ti.com

Wireless Connectivity www.ti.com/wirelessconnectivity