







**TPS1H000-Q1** 

SLVSDO6A - AUGUST 2017 - REVISED OCTOBER 2017

# **TPS1H000-Q1 40-V, 1-Ω, Single-Channel Smart High-Side Switch**

# Features

Texas

INSTRUMENTS

- Qualified for Automotive Applications
- AEC-Q100 Qualified With the Following Results:
  - Device Temperature Grade 1: -40°C to 125°C Ambient Operating Temperature Range
  - Device HBM ESD Classification Level H2
  - Device CDM ESD Classification Level C4B
- Single-Channel 1000-m $\Omega$  Smart High-Side Switch
- Wide Operating Voltage: 3.4 V to 40 V
- Low Standby Current: <500 nA
- Adjustable Current Limit With External Resistor
  - ±15% When ≥150 mA
  - ±10% When ≥300 mA
- Configurable Behavior After Current Limit
  - Holding Mode
  - Latch-Off Mode With Adjustable Delay Time
  - Auto-Retry Mode
- Supports Standalone Operation Without an MCU
- Protection:
  - Short-to-GND and Overload
  - Thermal Shutdown and Thermal Swing \_
  - Negative Voltage Clamp for Inductive Loads
  - Loss-of-GND and Loss-of-Batterv
- **Diagnostics:** 
  - Overload and Short-to-GND Detection
  - Open-Load and Short-to-Battery Detection in ON or OFF State
  - Thermal Shutdown and Thermal Swing



# Typical Block Diagram

### 2 Applications

- Single-Channel LED Driver
- Single-Channel High-Side Relay Driver •
- Body Lighting •
- Advanced Driver Assistance Systems (ADAS) Sensors
- General Resistive, Inductive and Capacitive Loads

# 3 Description

The TPS1H000-Q1 device is a fully protected singlechannel high-side power switch with an integrated 1000-mΩ NMOS power FET.

An adjustable current limit improves system reliability by limiting the inrush or overload current. The high accuracy of the current limit improves overload protection, simplifying the front-stage power design. Configurable features besides current limit provide design flexibility in the areas of functionality, cost, and thermal dissipation.

The device supports full diagnostics with the digital status output. Open-load detection is available in both the ON- and OFF-states. The device supports operation with or without an MCU. Standalone mode allows use of the device in isolated systems.

#### Device Information<sup>(1)</sup>

| PART NUMBER | PACKAGE    | BODY SIZE (NOM)   |
|-------------|------------|-------------------|
| TPS1H000-Q1 | HVSSOP (8) | 3.00 mm × 3.00 mm |

(1) For all available packages, see the orderable addendum at the end of the data sheet.



#### Current-Limit Protection in Auto-Retry Mode

# **Table of Contents**

| 1 |      | tures 1                            |
|---|------|------------------------------------|
| 2 | Арр  | lications 1                        |
| 3 | Des  | cription 1                         |
| 4 | Rev  | ision History 2                    |
| 5 | Pin  | Configuration and Functions 3      |
| 6 | Spe  | cifications 4                      |
|   | 6.1  | Absolute Maximum Ratings 4         |
|   | 6.2  | ESD Ratings 4                      |
|   | 6.3  | Recommended Operating Conditions 4 |
|   | 6.4  | Thermal Information 5              |
|   | 6.5  | Electrical Characteristics5        |
|   | 6.6  | Switching Characteristics 7        |
|   | 6.7  | Typical Characteristics 8          |
| 7 | Deta | ailed Description 10               |
|   | 7.1  | Overview 10                        |
|   | 7.2  | Functional Block Diagram 10        |
|   |      |                                    |

| 7.3  | Feature Description                                                                                           | 11                                         |
|------|---------------------------------------------------------------------------------------------------------------|--------------------------------------------|
| 7.4  | Device Functional Modes                                                                                       | 20                                         |
| Арр  | lication and Implementation                                                                                   | 22                                         |
| 8.1  | Application Information                                                                                       | 22                                         |
| 8.2  | Typical Application                                                                                           | 22                                         |
| Pow  | er Supply Recommendations                                                                                     | 23                                         |
| Lay  | out                                                                                                           | 24                                         |
| 10.1 | Layout Guidelines                                                                                             | 24                                         |
| 10.2 | Layout Example                                                                                                | 24                                         |
| Dev  | ice and Documentation Support                                                                                 | 25                                         |
| 11.1 | Receiving Notification of Documentation Updates                                                               | 25                                         |
| 11.2 | Community Resources                                                                                           | 25                                         |
| 11.3 | Trademarks                                                                                                    | 25                                         |
| 11.4 | Electrostatic Discharge Caution                                                                               | 25                                         |
| 11.5 | Glossary                                                                                                      | 25                                         |
| Mec  | hanical, Packaging, and Orderable                                                                             |                                            |
| Info | mation                                                                                                        | 25                                         |
|      | 7.4<br>App<br>8.1<br>8.2<br>Pow<br>Laye<br>10.1<br>10.2<br>Dev<br>11.1<br>11.2<br>11.3<br>11.4<br>11.5<br>Mec | <ul> <li>7.3 Feature Description</li></ul> |

# 4 Revision History

| CI | hanges from Original (August 2017) to Revision A                                   | Page |
|----|------------------------------------------------------------------------------------|------|
| •  | Changed numerous locations in the Features, Applications, and Description sections | 1    |
| •  | Added typical characteristic graphs                                                |      |
| •  | Changed text in the second paragraph of the Overview section                       | 10   |
| •  | Changed the links for references to Table 2 and Table 3.                           |      |
| •  | Added a row to Table 3                                                             | 15   |
| •  | Changed text references to Figure 24 and Figure 25                                 | 17   |
| •  | Added application curves and explanatory text                                      | 23   |
| •  | Changed "ground pad" to "thermal pad" in Layout Guidelines                         | 24   |

www.ti.com



# 5 Pin Configuration and Functions



#### **Pin Functions**

| PIN         |     | I/O | DESCRIPTION                                                                            |  |
|-------------|-----|-----|----------------------------------------------------------------------------------------|--|
| NAME        | NO. | 1/0 | DESCRIPTION                                                                            |  |
| CL          | 4   | 0   | Adjustable current limit. Connect to device GND if external current limit is not used. |  |
| DELAY       | 5   | I/O | Function configuration when in current limit; internal pullup                          |  |
| DIAG_EN     | 2   | I   | Enable the diagnostic function                                                         |  |
| FAULT       | 3   | 0   | Open-drain diagnostic status output. Leave floating if not used                        |  |
| GND         | 6   | —   | Ground pin                                                                             |  |
| IN          | 1   | I   | Input control for output activation; internal pulldown                                 |  |
| OUT         | 7   | 0   | Output, source of the high-side switch, connected to the load                          |  |
| VS          | 8   | I   | Power supply, drain for the high-side switch.                                          |  |
| Thermal pad | —   | —   | Thermal pad. Connect to device GND or leave floating.                                  |  |

# 6 Specifications

#### 6.1 Absolute Maximum Ratings

over operating ambient temperature range (unless otherwise noted)<sup>(1)(2)</sup>

|                                                                          |               | MIN  | MAX | UNIT |
|--------------------------------------------------------------------------|---------------|------|-----|------|
| Supply voltage VS pin                                                    | t < 400 ms    | _    | 42  | V    |
| Reverse polarity voltage (3)                                             | t < 1 minute  | -36  | _   | V    |
| Current on GND                                                           | t < 2 minutes | -100 | 250 | mA   |
| Voltage on IN and DIAG_EN pins                                           |               | -0.3 | VS  | V    |
| Current on IN and DIAG_EN pins                                           |               | -10  | _   | mA   |
| Voltage on DELAY pin                                                     |               | -0.3 | 7   | V    |
| Current on DELAY pin                                                     |               | -60  | _   | mA   |
| Voltage on FAULT pin                                                     |               | -0.3 | 7   | V    |
| Current on FAULT pin                                                     |               | -30  | 10  | mA   |
| Voltage on CL pin                                                        |               | -0.3 | 7   | V    |
| Current on CL pin                                                        |               | _    | 6   | mA   |
| Voltage on OUT pin                                                       |               | _    | 42  | V    |
| Inductive load switch-off energy dissipation single pulse <sup>(4)</sup> |               | _    | 40  | mJ   |
| Operating junction temperature                                           |               | -40  | 150 | °C   |
| Storage temperature, T <sub>stg</sub>                                    |               | -65  | 150 | °C   |

(1) Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

All voltage values are with respect to ground. (2)

(3) (4) Reverse polarity condition:  $V_{IN} = 0$  V, reverse current <  $I_{R(2)}$ , GND pin 1-k $\Omega$  resistor in parallel with diode. Test condition:  $V_{VS} = 13.5$  V, L = 300 mH,  $T_J = 150^{\circ}$ C. FR4 2s2p board, 2 × 70-µm Cu, 2 × 35-µm Cu. 600 mm<sup>2</sup> thermal pad copper area.

#### 6.2 ESD Ratings

|                    |                         |                                       |                                  | VALUE | UNIT |
|--------------------|-------------------------|---------------------------------------|----------------------------------|-------|------|
|                    |                         |                                       | All pins except VS, OUT, and GND | ±2000 |      |
| V <sub>(ESD)</sub> | Electrostatic discharge | Q100-002                              | Pins VS, OUT, and GND            | ±3000 | V    |
|                    |                         | Charged-device model (CDM), per AEC Q | 100-011                          | ±750  |      |

(1) AEC Q100-002 indicates that HBM stressing shall be in accordance with the ANSI/ESDA/JEDEC JS-001 specification.

#### 6.3 Recommended Operating Conditions

over operating ambient temperature range (unless otherwise noted)

|                    |                                | MIN | NOM MAX | UNIT |
|--------------------|--------------------------------|-----|---------|------|
| VS                 | Operating voltage              | 4   | 40      | V    |
|                    | Voltage on IN and DIAG_EN pins | 0   | 40      | V    |
|                    | Voltage on FAULT pin           | 0   | 5       | V    |
| I <sub>o,nom</sub> | Nominal dc load current        | 0   | 1       | А    |
| TJ                 | Operating junction temperature | -40 | 150     | °C   |

# 6.4 Thermal Information

|                       |                                              | TPS1H000-Q1  |      |
|-----------------------|----------------------------------------------|--------------|------|
|                       | THERMAL METRIC <sup>(1)</sup>                | DGN (HVSSOP) | UNIT |
|                       |                                              | 8 PINS       |      |
| $R_{\theta JA}$       | Junction-to-ambient thermal resistance       | 49.7         | °C/W |
| R <sub>0JC(top)</sub> | Junction-to-case (top) thermal resistance    | 50.2         | °C/W |
| $R_{\theta JB}$       | Junction-to-board thermal resistance         | 21.4         | °C/W |
| ΨJT                   | Junction-to-top characterization parameter   | 0.8          | °C/W |
| ΨЈВ                   | Junction-to-board characterization parameter | 21.5         | °C/W |
| R <sub>0JC(bot)</sub> | Junction-to-case (bottom) thermal resistance | 7.1          | °C/W |

(1) For more information about traditional and new thermal metrics, see Semiconductor and IC Package Thermal Metrics.

### 6.5 Electrical Characteristics

over operating ambient temperature range (unless otherwise noted)

|                         | PARAMETER                                                                                              | TEST CONDITIONS                                                                                                          | MIN | TYP  | MAX  | UNIT |
|-------------------------|--------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------|-----|------|------|------|
| OPERATIN                | G VOLTAGE                                                                                              | L                                                                                                                        |     |      | I    |      |
| V <sub>VS(nom)</sub>    | Nominal operating voltage                                                                              |                                                                                                                          | 4   |      | 40   | V    |
| V <sub>VS(uvr)</sub>    | Undervoltage restart                                                                                   | V <sub>VS</sub> rising                                                                                                   | 3.5 | 3.7  | 4    | V    |
| V <sub>VS(uvf)</sub>    | Undervoltage shutdown                                                                                  | V <sub>VS</sub> falling                                                                                                  | 3   | 3.2  | 3.4  | V    |
| V <sub>(uv,hys)</sub>   | Undervoltage shutdown, hysteresis                                                                      |                                                                                                                          |     | 0.5  |      | V    |
|                         | G CURRENT                                                                                              | L                                                                                                                        |     |      | 1    |      |
| I <sub>(op)</sub>       | Nominal operating current                                                                              |                                                                                                                          |     |      | 5    | mA   |
| 1                       | Standby ourrant                                                                                        | $V_{VS} = 13.5 V, V_{IN} = V_{DIAG_EN} = V_{CL} = V_{OUT} = 0 V, T_J = 25 °C$                                            |     |      | 0.5  |      |
| I <sub>(off)</sub>      | Standby current                                                                                        | $V_{VS} = 13.5 V, V_{IN} = V_{DIAG_EN} = V_{CL} = V_{OUT} = 0 V, T_J = 125 °C$                                           |     |      | 3    | μA   |
| I <sub>(off,diag)</sub> | Standby current with diagnostics enabled                                                               | $V_{VS}$ = 13.5 V, $V_{IN}$ = 0 V, $V_{DIAG\_EN}$ = 5 V                                                                  |     |      | 3    | mA   |
| t <sub>(off,deg)</sub>  | Standby-mode deglitch time <sup>(1)</sup>                                                              | IN from high to low, if deglitch time≥ $t_{(off,deg)}$ , the device enters into standby mode.                            |     | 12.5 |      | ms   |
| I <sub>lkg(out)</sub>   | Output leakage current in off-state                                                                    | $V_{VS} = 13.5 \text{ V}, V_{IN} = V_{DIAG\_EN} = V_{OUT}$<br>= 0 V                                                      |     |      | 3    | μA   |
| POWER ST                | AGE                                                                                                    |                                                                                                                          |     |      |      |      |
| _                       |                                                                                                        | V <sub>VS</sub> ≥ 3.5 V, T <sub>J</sub> = 25°C                                                                           |     | 1000 |      | 0    |
| r <sub>DS(on)</sub>     | On-state resistance                                                                                    | V <sub>VS</sub> ≥ 3.5 V, T <sub>J</sub> = 150°C                                                                          |     |      | 2000 | mΩ   |
| I <sub>CL(int)</sub>    | Internal current limit                                                                                 | CL pin connected to GND                                                                                                  | 1   |      | 1.8  | А    |
| I <sub>CL(TSD)</sub>    | Current-limit value percentage during thermal shutdown                                                 |                                                                                                                          |     | 60%  |      |      |
| V <sub>DS(clamp)</sub>  | Drain-to-source voltage internally<br>clamped                                                          |                                                                                                                          | 45  |      | 65   | V    |
| OUTPUT D                | IODE CHARACTERISTICS                                                                                   |                                                                                                                          |     |      |      |      |
| V <sub>F</sub>          | Drain-to-source diode voltage                                                                          | IN = 0, I <sub>OUT</sub> = -0.15 A                                                                                       | 0.3 | 0.7  | 1    | V    |
| I <sub>R(1)</sub>       | Continuous reverse current from source to drain during a short-to-<br>battery condition <sup>(1)</sup> | t < 60 s, V <sub>IN</sub> = 0 V, T <sub>J</sub> = 25°C.                                                                  |     |      | 1    | A    |
| I <sub>R(2)</sub>       | Continuous reverse current from source to drain during a reverse-<br>polarity condition <sup>(1)</sup> | $t < 60 \text{ s}, V_{IN}= 0 \text{ V}, T_J = 25^{\circ}\text{C}.$ GND pin 1-k $\Omega$ resistor in parallel with diode. |     |      | 1    | A    |
| LOGIC INP               | UT (IN, DIAG_EN)                                                                                       | · · · · · · · · · · · · · · · · · · ·                                                                                    |     |      |      |      |
| V <sub>IH</sub>         | Logic high-level voltage                                                                               |                                                                                                                          | 2   |      |      | V    |

(1) Value specified by design, not subject to production test

Copyright © 2017, Texas Instruments Incorporated

SLVSDO6A - AUGUST 2017 - REVISED OCTOBER 2017

TEXAS INSTRUMENTS

www.ti.com

# **Electrical Characteristics (continued)**

over operating ambient temperature range (unless otherwise noted)

|                                       | PARAMETER                                                                                                              | TEST CONDITIONS                                                                                                                                                                         | MIN  | TYP  | MAX  | UNIT |
|---------------------------------------|------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|------|------|------|
| V <sub>IL</sub>                       | Logic low-level voltage                                                                                                |                                                                                                                                                                                         |      |      | 0.8  | V    |
| P                                     | Logic-pin pulldown resistor                                                                                            | IN. $V_{IN} = 5 V$                                                                                                                                                                      | 150  |      | 400  | kΩ   |
| R <sub>pd,in</sub>                    | Logic-pin puldown resistor                                                                                             | $DIAG\_EN. V_{VS} = V_{DIAG\_EN} = 5 V$                                                                                                                                                 | 350  |      | 850  | N32  |
| DIAGNOSTI                             | CS                                                                                                                     |                                                                                                                                                                                         |      |      |      |      |
| I <sub>lkg(loss,GND)</sub>            | Loss of ground output leakage<br>current                                                                               |                                                                                                                                                                                         |      |      | 100  | μΑ   |
| t <sub>d(ol,on)</sub>                 | Open-load deglitch time in on-state                                                                                    | $ \begin{array}{l} V_{IN} = 5 \ V, \ V_{DIAG\_EN} = 5 \ V, \ when \ I_{OUT} \\ < I_{(ol,on)}, \ duration \ longer \ than \ t_{d(ol,on)}, \\ open \ load \ is \ detected. \end{array} $  | 200  | 300  | 450  | μs   |
| I <sub>(ol,on)</sub>                  | Open-load detection threshold in on-<br>state                                                                          | $ \begin{array}{l} V_{IN} = 5 \ V, \ V_{DIAG\_EN} = 5 \ V, \ when \ I_{OUT} \\ < I_{(ol,on)}, \ duration \ longer \ than \ t_{d(ol,on)}, \\ open \ load \ is \ detected. \end{array} $  | 1    | 5    | 8    | mA   |
| V <sub>(ol,off)</sub>                 | Open-load detection threshold in off-<br>state                                                                         | $\begin{array}{l} V_{IN}=0 \ V, \ V_{DIAG\_EN}=5 \ V, \ when \\ V_{VS}-V_{OUT} < V_{(ol,off)}, \ duration \ longer \\ than \ t_{d(ol,off)}, \ open \ load \ is \ detected. \end{array}$ | 1.4  |      | 2.6  | V    |
| t <sub>d(ol,off)</sub>                | Open-load deglitch time in off-state                                                                                   | $\begin{array}{l} V_{IN}=0 \ V, \ V_{DIAG\_EN}=5 \ V, \ when \\ V_{VS}-V_{OUT} < V_{(ol,off)}, \ duration \ longer \\ than \ t_{d(ol,off)}, \ open \ load \ is \ detected. \end{array}$ | 200  | 300  | 450  | μs   |
| I <sub>(ol,off)</sub>                 | Off-state output sink current                                                                                          |                                                                                                                                                                                         | -70  |      |      | μA   |
| VFAULT                                | FAULT low output voltage                                                                                               | $I_{\overline{FAULT}} = 2 \text{ mA}$                                                                                                                                                   |      |      | 0.2  | V    |
| t <sub>FAULT</sub>                    | FAULT signal holding time <sup>(1)</sup>                                                                               |                                                                                                                                                                                         |      | 8.5  |      | ms   |
| T <sub>(SD)</sub>                     | Thermal shutdown threshold <sup>(1)</sup>                                                                              |                                                                                                                                                                                         |      | 175  |      | °C   |
| T <sub>(SD,rst)</sub>                 | Thermal shutdown status reset <sup>(1)</sup>                                                                           |                                                                                                                                                                                         |      | 155  |      | °C   |
| T <sub>(sw)</sub>                     | Thermal swing shutdown threshold <sup>(1)</sup>                                                                        |                                                                                                                                                                                         |      | 60   |      | °C   |
| T <sub>(hys)</sub>                    | Hysterisis for resetting the thermal shutdown and swing <sup>(1)</sup>                                                 |                                                                                                                                                                                         |      | 10   |      | °C   |
| CURRENT L                             | IMIT AND DELAY CONFIGURATION                                                                                           | · ·                                                                                                                                                                                     |      |      |      |      |
| K <sub>(CL)</sub>                     | Current-limit current ratio <sup>(1)</sup>                                                                             |                                                                                                                                                                                         |      | 600  |      |      |
| V <sub>CL(th)</sub>                   | Current-limit internal threshold voltage <sup>(1)</sup>                                                                |                                                                                                                                                                                         |      | 0.8  |      | V    |
|                                       |                                                                                                                        | $I_{\text{limit}} \ge 0.05 \text{ A}$ , $V_{\text{VS}} - V_{\text{OUT}} \ge 2.5 \text{V}$                                                                                               | -20% |      | 20%  |      |
| dK/K                                  | External current limit accuracy<br>(I <sub>OUT</sub> – I <sub>CL</sub> × K <sub>(CL))</sub> × 100 / (I <sub>CL</sub> × | $I_{\text{limit}} \ge 0.15 \text{ A}$ , $V_{\text{VS}} - V_{\text{OUT}} \ge 2.5 \text{V}$                                                                                               | -15% |      | 15%  |      |
| dK <sub>(CL)</sub> /K <sub>(CL)</sub> | $(OUT - CL \land ((CL)) \land (OUT \land (CL))$                                                                        | $I_{\text{limit}} \ge 0.3 \text{ A}, I_{\text{limit}} < 1 \text{ A}, V_{\text{VS}} - V_{\text{OUT}} \ge 2.5 \text{V}$                                                                   | -10% |      | 10%  |      |
| I <sub>dl(chg)</sub>                  | Delay pin charging current in latch-off mode <sup>(1)</sup>                                                            |                                                                                                                                                                                         |      | 4.5  |      | μA   |
| V <sub>dl(th)</sub>                   | Pulling up threshold in auto-retry mode                                                                                |                                                                                                                                                                                         | 2.7  |      |      | V    |
| V <sub>dl(ref)</sub>                  | Internal reference voltage in latch-off mode                                                                           |                                                                                                                                                                                         |      | 1.45 |      | V    |
| t <sub>dl1</sub>                      | Internal fixed delay time <sup>(1)</sup>                                                                               |                                                                                                                                                                                         | 300  | 400  | 500  | μs   |
| t <sub>dl2</sub>                      | Adjustable delay time by external capacitor on DELAY pin <sup>(1)</sup>                                                | Connect with 3.3 uF capacitor as the maximum value.                                                                                                                                     |      |      | 1000 | ms   |
| <b>.</b>                              | Deglitch time when current limit <sup>(1)</sup>                                                                        | IN low to high, $V_{DIAG_EN} = 5$ V, the deglitch time from IN rising edge to FAULT reporting out.                                                                                      | 300  |      | 500  | 110  |
| t <sub>CL(deg)</sub>                  |                                                                                                                        | IN keeps high, $V_{DIAG_EN} = 5$ V, the deglitch time from CL start-point to FAULT reporting out.                                                                                       | 80   |      | 180  | μs   |
| hic(on)                               | On-time when in auto-retry mode <sup>(1)</sup>                                                                         |                                                                                                                                                                                         | 35   | 40   | 45   | ms   |
| t <sub>hic(off)</sub>                 | Off-time when in auto-retry mode <sup>(1)</sup>                                                                        |                                                                                                                                                                                         | 0.8  | 1    | 1.2  | S    |



## 6.6 Switching Characteristics

|                        | PARAMETER                                                      | TEST CONDITIONS                                                                   | MIN | NOM | MAX | UNIT |
|------------------------|----------------------------------------------------------------|-----------------------------------------------------------------------------------|-----|-----|-----|------|
| t <sub>d(on)</sub>     | Turnon delay time, IN rising edge to 10% of $V_{OUT}$          | V <sub>VS</sub> = 13.5 V, V <sub>DIAG_EN</sub> = 5 V, I <sub>OUT</sub><br>= 0.1 A | 20  | 50  | 90  | μs   |
| t <sub>d(off)</sub>    | Turnoff delay time, IN falling edge to 90% of $V_{\text{OUT}}$ | $V_{VS}$ = 13.5 V, $V_{DIAG_{EN}}$ = 5 V, $I_{OUT}$<br>= 0.1 A                    | 20  | 50  | 90  | μs   |
| dV/dt <sub>(on)</sub>  | Slew rate on, V <sub>OUT</sub> from 10% to 90%                 | $V_{VS}$ = 13.5 V, $V_{DIAG_{EN}}$ = 5 V, $I_{OUT}$<br>= 0.1 A                    | 0.1 |     | 0.6 | V/µs |
| dV/dt <sub>(off)</sub> | Slew rate off, V <sub>OUT</sub> from 90% to 10%                | $V_{VS}$ = 13.5 V, $V_{DIAG_{EN}}$ = 5 V, $I_{OUT}$<br>= 0.1 A                    | 0.3 |     | 0.9 | V/µs |



Figure 1. Output Delay Characteristics



Figure 2. Open-Load Blanking-Time Characteristic

TPS1H000-Q1 SLVSD06A – AUGUST 2017 – REVISED OCTOBER 2017



www.ti.com

### 6.7 Typical Characteristics





#### **Typical Characteristics (continued)**





### 7 Detailed Description

#### 7.1 Overview

The TPS1H000-Q1 device is a smart high-side switch, with an internal charge pump and single-channel integrated NMOS power FET. The adjustable current-limit function greatly improves the reliability of the whole system. Full diagnostic features enable intelligent control of the load.

The external high-accuracy current limit allows setting the current-limit value for the application. When overcurrent occurs, the device improves system reliability by clamping the inrush current effectively. The TPS1H000-Q1 device can also save system cost by reducing the size of PCB traces and connectors, and the capacity of the preceding power stage. The TPS1H000-Q1 device allows three modes when a current limit occurs. Through the configuration on the DELAY pin, users can set the output to any of three modes: hold the current consistently, latch off immediately, or retry automatically. The configurable behaviors during current limit provide design flexibility that considers functionality, cost, and thermal dissipation.

The TPS1H000-Q1 device supports full diagnostics with the digital status output. High-accuracy and lowthreshold open-load detection enables real-time on-state monitoring. The TPS1H000-Q1 device also supports operation without an MCU, the standalone mode, which allows the system to implement the full functionality locally.

The TPS1H000-Q1 device is a smart high-side switch for a wide variety of resistive, inductive, and capacitive loads, including LEDs, relays, and sub-modules.



#### 7.2 Functional Block Diagram



#### 7.3 Feature Description

#### 7.3.1 Current Limit

**TPS1H000-Q1** 

SLVSDO6A - AUGUST 2017 - REVISED OCTOBER 2017

A high-accuracy current limit allows high reliability of the design. It protects the load and the power supply from overstressing during short-circuit-to-GND or power-up conditions. The current limit can also save system cost by reducing the size of PCB traces and connectors, and the capacity of the preceding power stage.

When a current-limit threshold is reached, a closed loop activates immediately. The output current is clamped at the set value, and a fault is reported out. The device heats up due to the high power dissipation on the power FET.

The device has two current-limit thresholds.

- Internal current limit The internal current limit is fixed at I<sub>CL(int)</sub>. Tie the CL pin directly to the device GND for large-transient-current applications.
- External adjustable current limit An external resistor is used to set the current-limit threshold. Use Equation 1 to calculate R<sub>(CL)</sub>. V<sub>CL(th)</sub> is the internal band-gap voltage. K<sub>(CL)</sub> is the ratio of the output current and the current-limit set value. K<sub>(CL)</sub> is constant across temperature and supply voltage. The external adjustable current limit allows the flexibility to set the current-limit value by application.

$$R_{CL} = \frac{V_{CL(th)} \times K_{(CL)}}{I_{OUT}}$$
(1)

Note that if using a GND network which causes a level shift between the device GND and board GND, the CL pin must be connected to the device GND.

For better protection from a hard short-to-GND condition (when the IN pin is enabled, a short to GND occurs suddenly), the device implements a fast-trip protection to turn off the output before the current-limit closed loop is set up. The fast-trip response time is less than 1  $\mu$ s, typically. With this fast response, the device can achieve better inrush current-suppression performance.



Figure 13. Current Limit



#### Feature Description (continued)

#### 7.3.2 DELAY Pin Configuration

When a current limit occurs, the TPS1H000-Q1 device supports three different behaviors of the output.

#### **Table 1. Current Limit Configurations**

| MODE                                          | DELAY<br>CONFIGURATION             | OUTPUT CURRENT BEHAVIOR                                                                                                                                                                                                                    | FAULT RECOVERY                                                                                                                                       |
|-----------------------------------------------|------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------|
| Holding                                       | Connect to GND directly            | When hitting a current limit, the output current holds at the setting current. The device enters into thermal shutdown mode when $T_J > T_{(SD)}$ .                                                                                        | $\overline{FAULT}$ clears when IN turns low for a duration longer than $t_{\overline{FAULT}}$ OR when the current limit is removed when IN is high.  |
| Latch-off Connect to GND<br>through a capacit | Connect to GND through a capacitor | When hitting a current limit, the output current holds at the setting current, but latches off after a preset DELAY time ( $t_{dl1}$ + $t_{dl2}$ ). $t_{dl1}$ is the default delay time; $t_{dl2}$ is a capacitor-configurable delay time. | FAULT clears when IN turns low for a duration longer than $t_{FAULT}$ .                                                                              |
|                                               |                                    | The output stays latched off regardless of whether<br>the current limit is removed. The output recovers<br>only when IN is toggling.                                                                                                       |                                                                                                                                                      |
| Auto-retry                                    | External pullup                    | When hitting a current limit, the output current holds at the setting current, but periodically comes on for $t_{hic(on)}$ and turns off for $t_{hic(off)}$ .                                                                              | $\overline{FAULT}$ clears when IN turns low for a duration longer than $t_{\overline{FAULT}}$ OR when the current limit is removed for $t_{hic(on)}$ |

#### 7.3.2.1 Holding Mode

Holding mode is active when the DELAY pin connects to GND directly. When hitting a current limit, the output current holds at the setting current. The device enters into thermal shutdown mode when  $T_J > T_{(SD)}$ .



Figure 14. Holding Mode Connection



Figure 15. Holding Mode Example

#### 7.3.2.2 Latch-Off Mode

Latch-off mode is active when the DELAY pin connects to GND through a capacitor. When hitting a current limit, the output current holds at the setting current, but latches off after a preset DELAY time ( $t_{d11} + t_{d12}$ ).  $t_{d11}$  is the default delay time,  $t_{d12}$  is a configurable delay time set by a capacitor. The output stays latched off regardless of whether the current limit is removed. The output recovers only when IN is toggling.

 $t_{dl2}$  can be calculated by Equation 2. The  $I_{dl(chg)}$  is the device charging current in latch-off mode,  $V_{dl(ref)}$  is the internal reference voltage in latch off mode,  $t_{dl2}$  is the user-setting delay time, and  $C_{DELAY}$  is the capacitor connected on the DELAY pin.







**Current Limit** 

#### 7.3.2.3 Auto-Retry Mode

Auto-retry mode is active when the DELAY pin is externally pulled up. The pullup voltage must be higher than  $V_{dl(th)}$ . When hitting the current limit, the output current holds at the setting current, but periodically comes on for  $t_{hic(on)}$  and turns off for  $t_{hic(off)}$ .



Figure 18. Auto-Retry-Mode Connection





#### 7.3.3 Standalone Operation

In a typical application, the TPS1H000-Q1 device is controlled by a microcontroller. The device also supports standalone operation. IN and DIAG\_EN have a 40-V maximum dc rating, and can be connected to the VS pin directly. In auto-retry mode, the DELAY pin can also be connected to the VS pin through a 100-k $\Omega$  resistor.

Copyright © 2017, Texas Instruments Incorporated





Figure 20. Standalone Operation in Latch-Off Mode



Figure 21. Standalone Operation in Auto-Retry Mode

#### 7.3.4 Fault Truth Table

The DIAG\_EN pin enables or disables the diagnostic functions. If multiple devices are used, but the ADC resource is limited in the microcontroller, the microcontroller can use GPIOs to set DIAG\_EN high to enable the diagnostics of one device while disabling the diagnostics of the other devices by setting DIAG\_EN low. In addition, the device can keep the power consumption to a minimum by setting DIAG\_EN and IN low.

Table 2 applies when the DIAG\_EN pin is enabled. Table 3 applies when the DIAG\_EN pin is disabled.



| CONDITION                | IN               | OUT                                                         | CRITERION                               | FAULT                                                                                                                                                       | FAULT RECOVERY                                                                                                                                                |  |  |  |  |  |
|--------------------------|------------------|-------------------------------------------------------------|-----------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|
| Normal                   | L                | L                                                           | _                                       | Н                                                                                                                                                           |                                                                                                                                                               |  |  |  |  |  |
| normai                   | Н Н — Н          |                                                             |                                         |                                                                                                                                                             |                                                                                                                                                               |  |  |  |  |  |
| Overload or short to GND | Н                | L                                                           | Current limit triggered.                | L                                                                                                                                                           | See Table 1.                                                                                                                                                  |  |  |  |  |  |
| Open load or short to    | Н                | н                                                           | I <sub>OUT</sub> < I <sub>(ol,on)</sub> | L                                                                                                                                                           | $\begin{tabular}{l} \hline FAULT clears when IN turns low for a duration longer than t_{FAULT}. OR FAULT clears when the open load is removed. \end{tabular}$ |  |  |  |  |  |
| battery                  | L <sup>(1)</sup> | н                                                           | $V_{VS} - V_{OUT} < V_{(ol,off)}$       | L                                                                                                                                                           | FAULT clears when IN is toggling<br>OR FAULT clears when the open<br>load is removed.                                                                         |  |  |  |  |  |
| Thermal shutdown         | Н                | H — Thermal shutdown L FAULT cle<br>for a durat<br>OR FAULT |                                         | $\begin{tabular}{l} \hline FAULT clears when IN turns low for a duration longer than t_{FAULT}. OR FAULT clears when thermal shutdown quits. \end{tabular}$ |                                                                                                                                                               |  |  |  |  |  |
| Thermal swing            | Н                | _                                                           | Thermal swing triggered                 | L                                                                                                                                                           | $\begin{tabular}{l} \hline FAULT clears when IN turns low for a duration longer than t_{FAULT}. OR FAULT clears when thermal swing quits. \end{tabular}$      |  |  |  |  |  |

#### Table 2. Fault Truth Table

(1) An external pullup is required for open-load detection.

#### Table 3. DIAG\_EN Disabled Condition

| DIAG_EN | IN PROTECTIONS AND DIAGNOSTICS |                                        |  |  |  |  |
|---------|--------------------------------|----------------------------------------|--|--|--|--|
|         | ON                             | Diagnostics disabled, full protections |  |  |  |  |
| LOW     | OFF                            | Diagnostics disabled, no protection    |  |  |  |  |

#### 7.3.5 Full Diagnostics

#### 7.3.5.1 Short-to-GND and Overload Detection

When the output is on, a short to GND or an overload condition causes overcurrent. If the overcurrent triggers either the internal or external current-limit threshold, a fault condition is reported out as FAULT pin = low.

#### 7.3.5.2 Open-Load Detection

#### 7.3.5.2.1 Output On

When the output is on, if the current flowing through the output  $I_{OUT} < I_{(ol,on)}$ , the device recognizes an open-load fault. For open-load detection in output on, no external circuitry is required.

#### 7.3.5.2.2 Output Off

When the output is off, if a load is connected, the output is pulled down to GND. But if an open load occurs, the output voltage is close to the supply voltage ( $V_{VS} - V_{OUT} < V_{(ol.off)}$ ), and the device recognizes an open-load fault.

There is always a leakage current  $I_{(ol,off)}$  present on the output due to the internal logic control path or external humidity, corrosion, and so forth. So an external pullup resistor is recommended to offset the leakage current when an open load is detected. The recommended pullup resistance is 15 k $\Omega$ .





Figure 22. Open-Load Detection in Output Off

#### 7.3.5.3 Short-to-Battery Detection

Short-to-battery has the same detection mechanism and behavior as open-load detection, in both the on-state and off-state.

#### 7.3.5.4 Thermal Fault Detection

To protect the device in severe power stressing cases, the device implements two types of thermal fault detection, absolute temperature protection (thermal shutdown) and dynamic temperature protection (thermal swing).



Figure 23. Thermal Behavior Diagram

#### 7.3.5.4.1 Thermal Shutdown

Thermal shutdown is active when the absolute temperature  $T_J > T_{(SD)}$ . When thermal shutdown occurs, the output turns off.



#### 7.3.5.4.2 Thermal Swing

Thermal swing activates when the power FET temperature is increasing sharply, that is, when  $\Delta T = T_{(FET)} - T_{(Logic)} > T_{(sw)}$ , then the output turns off. The output automatically recovers and the fault signal clears when  $\Delta T = T_{(FET)} - T_{(Logic)} < T_{(sw)} - T_{(hys)}$ . The thermal swing function improves the device reliability when subjected to repetitive fast thermal variation.

#### 7.3.5.4.3 Fault Report Holding

When using PWM dimming, FAULT is easily cleared by the PWM falling edge. Even if the fault condition remains all the time, FAULT is discontinuous. To avoid this unexpected fault report behavior, the device implements fault-report holding time. Figure 24 shows a typical issue when PWM dimming, the FAULT is cleared unexpectedly even when the short-to-GND still exists. The TPS1H000-Q1 device with fault-report holding function allows the right behavior as shown in Figure 25.



Figure 24. Without Fault-Report Holding



Figure 25. With Fault-Report Holding

#### 7.3.6 Full Protections

#### 7.3.6.1 UVLO Protection

The device monitors the supply voltage,  $V_{VS}$ , to prevent unpredicted behaviors when  $V_{VS}$  is too low. When  $V_{VS}$  falls down to  $V_{VS(uvf)}$ , the device shuts down. When  $V_{VS}$  rises up to  $V_{VS(uvr)}$ , the device turns on.

#### 7.3.6.2 Inductive Load Switching Off Clamp

When switching an inductive load off, the inductive reactance tends to pull the output voltage negative. Excessive negative voltage could cause the power FET to break down. To protect the power FET, an internal clamp between drain and source is implemented, namely  $V_{DS(clamp)}$ .





Figure 26. Drain-to-Source Clamping Structure



Figure 27. Inductive-Load Switching-Off Diagram

#### 7.3.6.3 Loss-of-GND Protection

When loss of GND occurs, the output is shut down regardless of whether the IN pin is high or low. The device can protect against two ground-loss conditions, loss of device GND and loss of module GND.

#### 7.3.6.4 Loss-of-Power-Supply Protection

When loss of supply occurs, the output is shut down regardless of whether the IN pin is high or low. For a resistive or a capacitive load, loss of supply has no risk. But for a charged inductive load, the current is driven from all the logic control pins to maintain the inductance current. To protect the system in this condition, TI recommends protection with an external free-wheeling diode.





Figure 28. Protection for Loss of Power Supply

#### 7.3.6.5 Reverse-Current Protection

Reverse current occurs in two conditions: short to supply and reverse polarity.

- When a short to the supply occurs, there is only reverse current through the body diode. I<sub>R(1)</sub> specifies the limit of the reverse current.
- In a reverse-polarity condition, there are reverse currents through the body diode and the device GND pin.  $I_{R(2)}$  specifies the limit of the reverse current.

To protect the device, TI recommends two types of external circuitry.

- Adding a blocking diode (method 1). Both the device and load are protected when in reverse polarity.
- Adding a GND network (method 2). The reverse current through the device GND is blocked. The reverse current through the FET is limited by the load itself. TI recommends a resistor in parallel with the diode as a GND network. The recommended configuration is a 1-k $\Omega$  resistor in parallel with a >100-mA diode.



Figure 29. Reverse-Current External Protection, Method 1





Figure 30. Reverse-Current External Protection, Method 2

#### 7.3.6.6 MCU I/O Protection

TI recommends series resistors to protect the microcontroller, for example,  $4.7-k\Omega$  when using a 3.3-V microcontroller and  $10-k\Omega$  for a 5-V microcontroller.



Figure 31. MCU I/O External Protection

#### 7.4 Device Functional Modes

#### 7.4.1 Working Modes

The device has three working modes, the normal mode, the standby mode, and the standby mode with diagnostics, as shown in Figure 32.



#### **Device Functional Modes (continued)**



Figure 32. Working Modes

#### 7.4.1.1 Normal Mode

When IN is high, the device enters normal mode.

#### 7.4.1.2 Standby Mode

When IN is high and DIAG\_EN is high, the device enters standby mode with ultralow power consumption.

#### 7.4.1.3 Standby Mode With Diagnostics

When IN is low and DIAG\_EN is high, the device enters standby mode with diagnostics. The device still supports open-load and short-to-battery detection even when IN is low.



#### 8 Application and Implementation

#### NOTE

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality.

#### 8.1 Application Information

The TPS1H000-Q1 device is a smart high-side switch, with an internal charge pump and single-channel integrated NMOS power FET. The adjustable current-limit function greatly improves the reliability of the whole system. Full diagnostic features enable intelligent control of the load. The TPS1H000-Q1 device can be used for a wide variety of resistive, inductive, and capacitive loads, including LEDs, relays, and sub-modules.

#### 8.2 Typical Application

Figure 33 shows an example of how to design the external circuitry parameters.



Figure 33. Typical Application Circuitry

#### 8.2.1 Design Requirements

- V<sub>VS</sub> range from 6 V to 18 V
- Nominal current of 100 mA
- Expected current limit value of 500 mA
- Thermal sensitive system, when current limit occurs, the output latches off after 0.2 s. The 0.2 s is to ensure the safe start-up for a capacitive load, clamping the inrush current but without latch-off during start-up.
- Full diagnostics with 5-V MCU, including on-state open-load detection, short-to-GND or overcurrent detection, and thermal shutdown detection

#### 8.2.2 Detailed Design Procedure

To set the adjustable current limit value at 500 mA, calculate R<sub>(CL)</sub> as follows:



#### TPS1H000-Q1 SLVSD06A – AUGUST 2017 – REVISED OCTOBER 2017

www.ti.com

#### **Typical Application (continued)**

$$R_{(CL)} = \frac{V_{CL(th)} \times K_{(CL)}}{I_{OUT}} = \frac{0.8 \times 600}{0.5} = 960 \,\Omega$$
(3)

To set the adjustable latch-off delay at 0.2 s, calculate  $C_{(DELAY)}$  as follows:

$$t_{dl} = t_{CL(deg)} + t_{dl1} + t_{dl2} = 0.2 \approx t_{dl2}$$

$$C_{DELAY} = \frac{I_{dl(chg)} \times t_{dl2}}{V_{dl(ref)}} = \frac{4.5 \times 0.2}{1.45} \times 10^{-6} = 0.62 \,\mu\text{F}$$
(4)

TI recommends  $R_{(SER)} = 10 \text{ k}\Omega$  for a 5-V MCU, and  $R_{(pullup)} = 10 \text{ k}\Omega$  as the pullup resistor.

#### 8.2.3 Application Curves

The following curves are test examples of hard short conditions. The load is 0.1 A and the current limit value is 0.5 A. Figure 34 shows a waveform of the latch-off mode. Figure 35 shows a waveform of the auto-retry mode.



### 9 Power Supply Recommendations

The device can be used for both 12-V and 24-V applications. The normal power supply connection is a 12-V or 24-V system.

TPS1H000-Q1 SLVSDO6A-AUGUST 2017-REVISED OCTOBER 2017

### 10 Layout

#### **10.1 Layout Guidelines**

To prevent thermal shutdown,  $T_J$  must be less than 175°C. If the output current is very high, the power dissipation may be large. However, the PCB layout is very important. Good PCB design can optimize heat transfer, which is absolutely essential for the long-term reliability of the device.

- Maximize the copper coverage on the PCB to increase the thermal conductivity of the board. The major heatflow path from the package to the ambient is through the copper on the PCB. Maximum copper is extremely important when there are not any heat sinks attached to the PCB on the other side of the board opposite the package.
- Add as many thermal vias as possible directly under the package thermal pad to optimize the thermal conductivity of the board.
- All thermal vias should either be plated shut or plugged and capped on both sides of the board to prevent solder voids. To ensure reliability and performance, the solder coverage should be at least 85%.



#### **10.2 Layout Example**

Figure 36. Layout Example



### **11** Device and Documentation Support

#### 11.1 Receiving Notification of Documentation Updates

To receive notification of documentation updates, navigate to the device product folder on ti.com. In the upper right corner, click on *Alert me* to register and receive a weekly digest of any product information that has changed. For change details, review the revision history included in any revised document.

#### **11.2 Community Resources**

The following links connect to TI community resources. Linked contents are provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use.

TI E2E<sup>™</sup> Online Community *TI's Engineer-to-Engineer (E2E) Community.* Created to foster collaboration among engineers. At e2e.ti.com, you can ask questions, share knowledge, explore ideas and help solve problems with fellow engineers.

**Design Support TI's Design Support** Quickly find helpful E2E forums along with design support tools and contact information for technical support.

#### 11.3 Trademarks

PowerPAD, E2E are trademarks of Texas Instruments. All other trademarks are the property of their respective owners.

#### **11.4 Electrostatic Discharge Caution**



This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.

ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.

#### 11.5 Glossary

SLYZ022 — TI Glossary.

This glossary lists and explains terms, acronyms, and definitions.

### 12 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the mostcurrent data available for the designated device. This data is subject to change without notice and without revision of this document. For browser-based versions of this data sheet, see the left-hand navigation pane.



11-Dec-2017

# PACKAGING INFORMATION

| Orderable Device | Status | Package Type      | Package | Pins | Package | Eco Plan                   | Lead/Ball Finish | MSL Peak Temp       | Op Temp (°C) | Device Marking | Samples |
|------------------|--------|-------------------|---------|------|---------|----------------------------|------------------|---------------------|--------------|----------------|---------|
|                  | (1)    |                   | Drawing |      | Qty     | (2)                        | (6)              | (3)                 |              | (4/5)          |         |
| TPS1H000AQDGNRQ1 | ACTIVE | MSOP-<br>PowerPAD | DGN     | 8    | 2500    | Green (RoHS<br>& no Sb/Br) | CU NIPDAUAG      | Level-2-260C-1 YEAR | -40 to 125   | 17SX           | Samples |

<sup>(1)</sup> The marketing status values are defined as follows:

**ACTIVE:** Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

**PREVIEW:** Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

<sup>(2)</sup> RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

<sup>(3)</sup> MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

<sup>(4)</sup> There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.

(5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.

(6) Lead/Ball Finish - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead/Ball Finish values may wrap to two lines if the finish value exceeds the maximum column width.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

# PACKAGE MATERIALS INFORMATION

www.ti.com

Texas Instruments

### TAPE AND REEL INFORMATION





# QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



| *All dimensions are nominal |                       |                    |   |      |                          |                          |            |            |            |            |           |                  |
|-----------------------------|-----------------------|--------------------|---|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| Device                      | Package<br>Type       | Package<br>Drawing |   | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
| TPS1H000AQDGNRQ1            | MSOP-<br>Power<br>PAD | DGN                | 8 | 2500 | 330.0                    | 12.4                     | 5.3        | 3.4        | 1.4        | 8.0        | 12.0      | Q1               |

TEXAS INSTRUMENTS

www.ti.com

# PACKAGE MATERIALS INFORMATION

30-Nov-2017



\*All dimensions are nominal

| Device           | Package Type  | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|------------------|---------------|-----------------|------|------|-------------|------------|-------------|
| TPS1H000AQDGNRQ1 | MSOP-PowerPAD | DGN             | 8    | 2500 | 366.0       | 364.0      | 50.0        |

DGN (S-PDSO-G8)

PowerPAD<sup>™</sup> PLASTIC SMALL OUTLINE



NOTES: A. All linear dimensions are in millimeters.

B. This drawing is subject to change without notice.

- C. Body dimensions do not include mold flash or protrusion.
- D. This package is designed to be soldered to a thermal pad on the board. Refer to Technical Brief, PowerPad Thermally Enhanced Package, Texas Instruments Literature No. SLMA002 for information regarding recommended board layout. This document is available at www.ti.com <a href="http://www.ti.com">http://www.ti.com</a>.
- E. See the additional figure in the Product Data Sheet for details regarding the exposed thermal pad features and dimensions. F. Falls within JEDEC MO-187 variation AA-T

PowerPAD is a trademark of Texas Instruments.



# DGN (S-PDSO-G8)

# PowerPAD<sup>™</sup> PLASTIC SMALL OUTLINE

#### THERMAL INFORMATION

This PowerPAD  $^{M}$  package incorporates an exposed thermal pad that is designed to be attached to a printed circuit board (PCB). The thermal pad must be soldered directly to the PCB. After soldering, the PCB can be used as a heatsink. In addition, through the use of thermal vias, the thermal pad can be attached directly to the appropriate copper plane shown in the electrical schematic for the device, or alternatively, can be attached to a special heatsink structure designed into the PCB. This design optimizes the heat transfer from the integrated circuit (IC).

For additional information on the PowerPAD package and how to take advantage of its heat dissipating abilities, refer to Technical Brief, PowerPAD Thermally Enhanced Package, Texas Instruments Literature No. SLMA002 and Application Brief, PowerPAD Made Easy, Texas Instruments Literature No. SLMA004. Both documents are available at www.ti.com.

The exposed thermal pad dimensions for this package are shown in the following illustration.





4206323-2/1 12/11

NOTE: All linear dimensions are in millimeters

#### PowerPAD is a trademark of Texas Instruments



# DGN (R-PDSO-G8)

# PowerPAD<sup>™</sup> PLASTIC SMALL OUTLINE



NOTES:

- : A. All linear dimensions are in millimeters.
  - B. This drawing is subject to change without notice.
  - C. Customers should place a note on the circuit board fabrication drawing not to alter the center solder mask defined pad.
  - D. This package is designed to be soldered to a thermal pad on the board. Refer to Technical Brief, PowerPad Thermally Enhanced Package, Texas Instruments Literature No. SLMA002, SLMA004, and also the Product Data Sheets for specific thermal information, via requirements, and recommended board layout. These documents are available at www.ti.com <http://www.ti.com>.
  - E. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Example stencil design based on a 50% volumetric metal load solder paste. Refer to IPC-7525 for other stencil recommendations.
  - F. Customers should contact their board fabrication site for solder mask tolerances between and around signal pads.

PowerPAD is a trademark of Texas Instruments



#### **IMPORTANT NOTICE**

Texas Instruments Incorporated (TI) reserves the right to make corrections, enhancements, improvements and other changes to its semiconductor products and services per JESD46, latest issue, and to discontinue any product or service per JESD48, latest issue. Buyers should obtain the latest relevant information before placing orders and should verify that such information is current and complete.

TI's published terms of sale for semiconductor products (http://www.ti.com/sc/docs/stdterms.htm) apply to the sale of packaged integrated circuit products that TI has qualified and released to market. Additional terms may apply to the use or sale of other types of TI products and services.

Reproduction of significant portions of TI information in TI data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. TI is not responsible or liable for such reproduced documentation. Information of third parties may be subject to additional restrictions. Resale of TI products or services with statements different from or beyond the parameters stated by TI for that product or service voids all express and any implied warranties for the associated TI product or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

Buyers and others who are developing systems that incorporate TI products (collectively, "Designers") understand and agree that Designers remain responsible for using their independent analysis, evaluation and judgment in designing their applications and that Designers have full and exclusive responsibility to assure the safety of Designers' applications and compliance of their applications (and of all TI products used in or for Designers' applications) with all applicable regulations, laws and other applicable requirements. Designer represents that, with respect to their applications, Designer has all the necessary expertise to create and implement safeguards that (1) anticipate dangerous consequences of failures, (2) monitor failures and their consequences, and (3) lessen the likelihood of failures that might cause harm and take appropriate actions. Designer agrees that prior to using or distributing any applications that include TI products, Designer will thoroughly test such applications and the functionality of such TI products as used in such applications.

TI's provision of technical, application or other design advice, quality characterization, reliability data or other services or information, including, but not limited to, reference designs and materials relating to evaluation modules, (collectively, "TI Resources") are intended to assist designers who are developing applications that incorporate TI products; by downloading, accessing or using TI Resources in any way, Designer (individually or, if Designer is acting on behalf of a company, Designer's company) agrees to use any particular TI Resource solely for this purpose and subject to the terms of this Notice.

TI's provision of TI Resources does not expand or otherwise alter TI's applicable published warranties or warranty disclaimers for TI products, and no additional obligations or liabilities arise from TI providing such TI Resources. TI reserves the right to make corrections, enhancements, improvements and other changes to its TI Resources. TI has not conducted any testing other than that specifically described in the published documentation for a particular TI Resource.

Designer is authorized to use, copy and modify any individual TI Resource only in connection with the development of applications that include the TI product(s) identified in such TI Resource. NO OTHER LICENSE, EXPRESS OR IMPLIED, BY ESTOPPEL OR OTHERWISE TO ANY OTHER TI INTELLECTUAL PROPERTY RIGHT, AND NO LICENSE TO ANY TECHNOLOGY OR INTELLECTUAL PROPERTY RIGHT OF TI OR ANY THIRD PARTY IS GRANTED HEREIN, including but not limited to any patent right, copyright, mask work right, or other intellectual property right relating to any combination, machine, or process in which TI products or services are used. Information regarding or referencing third-party products or services does not constitute a license to use such products or services, or a warranty or endorsement thereof. Use of TI Resources may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

TI RESOURCES ARE PROVIDED "AS IS" AND WITH ALL FAULTS. TI DISCLAIMS ALL OTHER WARRANTIES OR REPRESENTATIONS, EXPRESS OR IMPLIED, REGARDING RESOURCES OR USE THEREOF, INCLUDING BUT NOT LIMITED TO ACCURACY OR COMPLETENESS, TITLE, ANY EPIDEMIC FAILURE WARRANTY AND ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE, AND NON-INFRINGEMENT OF ANY THIRD PARTY INTELLECTUAL PROPERTY RIGHTS. TI SHALL NOT BE LIABLE FOR AND SHALL NOT DEFEND OR INDEMNIFY DESIGNER AGAINST ANY CLAIM, INCLUDING BUT NOT LIMITED TO ANY INFRINGEMENT CLAIM THAT RELATES TO OR IS BASED ON ANY COMBINATION OF PRODUCTS EVEN IF DESCRIBED IN TI RESOURCES OR OTHERWISE. IN NO EVENT SHALL TI BE LIABLE FOR ANY ACTUAL, DIRECT, SPECIAL, COLLATERAL, INDIRECT, PUNITIVE, INCIDENTAL, CONSEQUENTIAL OR EXEMPLARY DAMAGES IN CONNECTION WITH OR ARISING OUT OF TI RESOURCES OR USE THEREOF, AND REGARDLESS OF WHETHER TI HAS BEEN ADVISED OF THE POSSIBILITY OF SUCH DAMAGES.

Unless TI has explicitly designated an individual product as meeting the requirements of a particular industry standard (e.g., ISO/TS 16949 and ISO 26262), TI is not responsible for any failure to meet such industry standard requirements.

Where TI specifically promotes products as facilitating functional safety or as compliant with industry functional safety standards, such products are intended to help enable customers to design and create their own applications that meet applicable functional safety standards and requirements. Using products in an application does not by itself establish any safety features in the application. Designers must ensure compliance with safety-related requirements and standards applicable to their applications. Designer may not use any TI products in life-critical medical equipment unless authorized officers of the parties have executed a special contract specifically governing such use. Life-critical medical equipment is medical equipment where failure of such equipment would cause serious bodily injury or death (e.g., life support, pacemakers, defibrillators, heart pumps, neurostimulators, and implantables). Such equipment includes, without limitation, all medical devices identified by the U.S. Food and Drug Administration as Class III devices and equivalent classifications outside the U.S.

TI may expressly designate certain products as completing a particular qualification (e.g., Q100, Military Grade, or Enhanced Product). Designers agree that it has the necessary expertise to select the product with the appropriate qualification designation for their applications and that proper product selection is at Designers' own risk. Designers are solely responsible for compliance with all legal and regulatory requirements in connection with such selection.

Designer will fully indemnify TI and its representatives against any damages, costs, losses, and/or liabilities arising out of Designer's noncompliance with the terms and provisions of this Notice.

> Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2017, Texas Instruments Incorporated