



# VRM10.0 COMPLIANT PROGRAMMABLE FEEDBACK DIVIDER

### **FEATURES**

- VRM 10.x VID Code Table
- 14-Pin TSSOP

### **APPLICATIONS**

- Voltage Regulator Modules VRM/EVRD 10.x
- Multiphase Processor Power Supplies

### **DESCRIPTION**

The TPS40120 is a 6-bit digitally programmed feedback divider designed to work with TPS40090 multiphase controller or other controllers having 0.7-V internal reference to support VRM 10.x compliant power supplies. The TPS40120 is designed to support discrete DC/DC converters for Intel<sup>®</sup> processors using 5-bit (Pentium<sup>®</sup> 4 or Xeon<sup>™</sup>) or 6-bit VID codes with 12.5 mV steps.

### **TYPICAL APPLICATION**





Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.





These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOSFET gates.

#### **ORDERING INFORMATION**

| T <sub>A</sub> | PLASTIC HTTSOP(1) |
|----------------|-------------------|
| -40°C to 85°C  | TPS40120PW        |

 The PW package is available taped and reeled. Add an R suffix to the device type (i.el TPS40120PWR).

#### ABSOLUTE MAXIMUM RATING(1)

over operating free-air temperature range unless otherwise noted

|                  |                       |                                          | TPS40120    | UNITS |
|------------------|-----------------------|------------------------------------------|-------------|-------|
| V <sub>IN</sub>  | Input voltage range   | VID0, VID1, VID2, VID3, VID4, VID5, VOUT | -0.3 to 5.5 | V     |
|                  | Output valtage range  | FB, NCPU2                                | -0.3 to 5.5 |       |
| V <sub>OUT</sub> | Output voltage range  | VCC, NCPU1                               | -0.3 to 7.0 | ]     |
| T <sub>A</sub>   | Operating ambient tem | -40 to 85                                | - °C        |       |
| T <sub>stg</sub> | Storage temperature   |                                          | -55 to 150  | ]     |

<sup>(1)</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. All voltage values are with respect to the network ground terminal unless otherwise noted.

### RECOMMENDED OPERATING CONDITIONS

|                                                |                                          | MIN  | NOM | MAX | UNIT |
|------------------------------------------------|------------------------------------------|------|-----|-----|------|
| Supply voltage, VCC                            |                                          | 4.3  | 5.0 | 5.5 |      |
| I/O voltage range                              | VID0, VID1, VID2, VID3, VID4, VID5, VOUT | -0.1 | •   | 5.5 | V    |
| Operating free-air temperature, T <sub>A</sub> |                                          | -40  |     | 85  | °C   |

### **ELECTRICAL CHARACTERISTICS**

over operating free-air temperature range (unless otherwise noted)

|                    | PARAMETER                     | TEST CONDITIONS                                            | MIN                       | TYP | MAX                    | UNIT |
|--------------------|-------------------------------|------------------------------------------------------------|---------------------------|-----|------------------------|------|
| V <sub>VCC</sub>   | Supply voltatge               |                                                            | 4.3                       | 5.0 | 5.5                    | V    |
| I <sub>VCC</sub>   | Supply current                | All VID inputs low                                         |                           |     | 1                      | mA   |
| R <sub>FB</sub>    | Resistance between FB and OUT |                                                            | 7.5                       | 10  | 14.5                   | kΩ   |
|                    | Divider accuracy              |                                                            | -0.5%                     |     | 0.5%                   |      |
| VID <sub>THD</sub> | VID input logic high          |                                                            | 0.85                      |     |                        | V    |
| VID <sub>THD</sub> | VID input logic low           |                                                            |                           |     | 0.3                    | V    |
| I <sub>BIAS</sub>  | BIAS input leakage            | V <sub>BIAS</sub> = 0.7 V                                  |                           | •   | 100                    | μΑ   |
|                    | Logic low voltage             | I <sub>PULLUP</sub> = 1 mA                                 |                           | •   | 0.8                    | V    |
|                    | Logic high leakage current    |                                                            |                           |     | 1                      | μΑ   |
|                    | No CPU output voltage         | I <sub>L(SNK)</sub> = 0.5 mA, I <sub>L(SRC)</sub> = 0.5 mA | V <sub>VSS</sub> +<br>0.5 |     | V <sub>VCC</sub> - 0.5 | V    |



### **DEVICE INFORMATION**

### PW PACKAGE (TOP VIEW)



### **TERMINAL FUNCTIONS**

| TERMINA | TERMINAL |     | DESCRIPTION                                                                                                                     |  |  |  |
|---------|----------|-----|---------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| NAME    | NO.      | I/O | DESCRIPTION                                                                                                                     |  |  |  |
| BIAS    | 10       | I   | Provides controller's reference voltage into the divider for improved tolerance.                                                |  |  |  |
| FB      | 9        | 0   | Middle point of the feedback divider connected to the inverting input of the controller's error amplifier                       |  |  |  |
| GND     | 7        | -   | Signal ground pin.                                                                                                              |  |  |  |
| NCPU1   | 12       | 0   | Signals no CPU state. VID = x11111. Open drain output.                                                                          |  |  |  |
| NCPU2   | 13       | 0   | Signals no CPU state. VID = x11111. TTL logic output.                                                                           |  |  |  |
| VCC     | 14       | I   | Power to the device.                                                                                                            |  |  |  |
| VID0    | 2        | I   |                                                                                                                                 |  |  |  |
| VID1    | 3        | I   |                                                                                                                                 |  |  |  |
| VID2    | 4        | I   | Voltage identification inputs. V <sub>RFF</sub> voltage is set in accordance with VRM 10.x codes applied to                     |  |  |  |
| VID3    | 5        | I   | these pins.                                                                                                                     |  |  |  |
| VID4    | 6        | I   |                                                                                                                                 |  |  |  |
| VID5    | 1        | I   |                                                                                                                                 |  |  |  |
| VOUT    | 8        | I   | This pin is connected to the output of the VR module or to the output of the differential amplifier of the TPS40090 controller. |  |  |  |

### **FUNCTIONAL BLOCK DIAGRAM**





#### **DETAILED DESCRIPTION**

## Operation

The digitally programmed feedback divider TPS40120 substitutes for a discrete output voltage set-divider and allows for multiphase PWM controllers such as the TPS4009x, TPS40130 and with internal reference of 0.7 V to provide voltage identification (VID) feature to power supply designs.

The TPS40120 operates as a resistive divider with constant value of the upper resistor and variable and code determined value of the lower resistor, refer to the functional block diagram. The VID code truth table is presented in Table 1.

### **Dynamic VID**

Most modern processors adjust their core voltage depending on the workload and clock frequency by commanding voltage identification (VID) codes to the power supply. The power supply reads these VID codes and adjusts the output voltage in a control manner per processor requirements. To provide safe transition from one VID code to another (and to ensure that no erroneous output voltage is produced by the power supply), the TPS40120 VID inputs have internal anti-skew circuit with approximately 500 ns of filtering time. With a rate of change of 12.5 mV in 5  $\mu$ s, nothing else is required to achieve smooth upward and downward core voltage transitions. See Figure 1 and Figure 2.



Figure 1. VID Step-Up Transition



Figure 2. VID Step-Down Transition



# **DETAILED DESCRIPTION (continued)**

Table 1. Voltage Identification (VID)

| VID4 | VID3 | ROCESSOR PINS | VID1 | VIDO | VID5 | V <sub>REF</sub> (V) |
|------|------|---------------|------|------|------|----------------------|
| 0    | 1    | 0             | 1    | 0    | 0    | 0.8375               |
| 0    | 1    | 0             | 0    | 1    | 1    | 0.8500               |
| 0    | 1    | 0             | 0    | 1    | 0    | 0.8625               |
| 0    | 1    | 0             | 0    | 0    | 1    | 0.8750               |
| 0    | 1    | 0             | 0    | 0    | 0    | 0.8875               |
| 0    | 0    | 1             | 1    | 1    | 1    | 0.9000               |
| 0    | 0    | 1             | 1    | 1    | 0    | 0.9125               |
| 0    | 0    | 1             | 1    | 0    | 1    | 0.9250               |
| 0    | 0    | 1             | 1    | 0    | 0    | 0.9375               |
| 0    | 0    | 1             | 0    | 1    | 1    | 0.9500               |
| 0    | 0    | 1             | 0    | 1    | 0    | 0.9625               |
| 0    | 0    | 1             | 0    | 0    | 1    | 0.9750               |
| 0    | 0    | 1             | 0    | 0    | 0    | 0.9875               |
| 0    | 0    | 0             | 1    | 1    | 1    | 1.0000               |
| 0    | 0    | 0             | 1    | 1    | 0    | 1.0125               |
| 0    | 0    | 0             | 1    | 0    | 1    | 1.0250               |
| 0    | 0    | 0             | 1    | 0    | 0    | 1.0375               |
| 0    | 0    | 0             | 0    | 1    | 1    | 1.0500               |
| 0    | 0    | 0             | 0    | 1    | 0    | 1.0625               |
| 0    | 0    | 0             | 0    | 0    | 1    | 1.075                |
| 0    | 0    | 0             | 0    | 0    | 0    | 1.0875               |
| 1    | 1    | 1             | 1    | 1    | 1    | OFF <sup>(1)</sup>   |
| 1    | 1    | 1             | 1    | 1    | 0    | OFF <sup>(1)</sup>   |
| 1    | 1    | 1             | 1    | 0    | 1    | 1.1000               |
| 1    | 1    | 1             | 1    | 0    | 0    | 1.1125               |
| 1    | 1    | 1             | 0    | 1    | 1    | 1.1250               |
| 1    | 1    | 1             | 0    | 1    | 0    | 1.1375               |
| 1    | 1    | 1             | 0    | 0    | 1    | 1.1500               |
| 1    | 1    | 1             | 0    | 0    | 0    | 1.1625               |
| 1    | 1    | 0             | 1    | 1    | 1    | 1.1750               |
| 1    | 1    | 0             | 1    | 1    | 0    | 1.1875               |
| 1    | 1    | 0             | 1    | 0    | 1    | 1.2000               |
| 1    | 1    | 0             | 1    | 0    | 0    | 1.2125               |
| 1    | 1    | 0             | 0    | 1    | 1    | 1.2250               |
| 1    | 1    | 0             | 0    | 1    | 0    | 1.2375               |
| 1    | 1    | 0             | 0    | 0    | 1    | 1.2500               |
| 1    | 1    | 0             | 0    | 0    | 0    | 1.2625               |
| 1    | 0    | 1             | 1    | 1    | 1    | 1.2750               |
| 1    | 0    | 1             | 1    | 1    | 0    | 1.2875               |
| 1    | 0    | 1             | 1    | 0    | 1    | 1.3000               |
| 1    | 0    | 1             | 1    | 0    | 0    | 1.3125               |
| 1    | 0    | 1             | 0    | 1    | 1    | 1.3250               |
| 1    | 0    | 1             | 0    | 1    | 0    | 1.3375               |
| 1    | 0    | 1             | 0    | 0    | 1    | 1.3500               |

<sup>(1)</sup>  $\overline{\text{NCPU1}}$  and  $\overline{\text{NCPU2}}$  outputs go low.



# **DETAILED DESCRIPTION (continued)**

# Table 1. Voltage Identification (VID) (continued)

|      | PROCESSOR PINS (0=LOW, 1=HIGH) |      |      |      |      |                      |  |  |  |  |  |
|------|--------------------------------|------|------|------|------|----------------------|--|--|--|--|--|
| VID4 | VID3                           | VID2 | VID1 | VID0 | VID5 | V <sub>REF</sub> (V) |  |  |  |  |  |
| 1    | 0                              | 1    | 0    | 0    | 0    | 1.3625               |  |  |  |  |  |
| 1    | 0                              | 0    | 1    | 1    | 1    | 1.3750               |  |  |  |  |  |
| 1    | 0                              | 0    | 1    | 1    | 0    | 1.3875               |  |  |  |  |  |
| 1    | 0                              | 0    | 1    | 0    | 1    | 1.4000               |  |  |  |  |  |
| 1    | 0                              | 0    | 1    | 0    | 0    | 1.4125               |  |  |  |  |  |
| 1    | 0                              | 0    | 0    | 1    | 1    | 1.4250               |  |  |  |  |  |
| 1    | 0                              | 0    | 0    | 1    | 0    | 1.4375               |  |  |  |  |  |
| 1    | 0                              | 0    | 0    | 0    | 1    | 1.4500               |  |  |  |  |  |
| 1    | 0                              | 0    | 0    | 0    | 0    | 1.4625               |  |  |  |  |  |
| 0    | 1                              | 1    | 1    | 1    | 1    | 1.4750               |  |  |  |  |  |
| 0    | 1                              | 1    | 1    | 1    | 0    | 1.4875               |  |  |  |  |  |
| 0    | 1                              | 1    | 1    | 0    | 1    | 1.500                |  |  |  |  |  |
| 0    | 1                              | 1    | 1    | 0    | 0    | 1.5125               |  |  |  |  |  |
| 0    | 1                              | 1    | 0    | 1    | 1    | 1.5250               |  |  |  |  |  |
| 0    | 1                              | 1    | 0    | 1    | 0    | 1.5375               |  |  |  |  |  |
| 0    | 1                              | 1    | 0    | 0    | 1    | 1.5500               |  |  |  |  |  |
| 0    | 1                              | 1    | 0    | 0    | 0    | 1.5625               |  |  |  |  |  |
| 0    | 1                              | 0    | 1    | 1    | 1    | 1.5750               |  |  |  |  |  |
| 0    | 1                              | 0    | 1    | 1    | 0    | 1.5875               |  |  |  |  |  |
| 0    | 1                              | 0    | 1    | 0    | 1    | 1.6000               |  |  |  |  |  |



### **APPLICATION INFORMATION**

Typical application circuit for TPS40120 and TPS40090 combination is presented on the front page. Normally, the TPS40120 accepts power from the BP5 pin of the TPS40090 multiphase controller which simplifies its enable/disable control. The upper resistor of the programmable divider (pin 8) is connected to the output of the differential amplifier DIFFO. The center tap of the divider (pin 9) is connected to the joint point of the FB pin of the multi-phase controller and error amplifier compensation network. TPS40120 has two logic NCPUx outputs that can be used to control output and the gate drivers in a multi-phase power supply when no-CPU code is asserted. The NCPU1 output is an open drain that can be useful by discharging the soft-start capacitor and bringing the output voltage down. The push-pull NCPU2 output can be used to control gate drivers to provide high impedance of the power supply output in off state.

The application circuit for a four-phase 105-A CPU VRM10.x compliant power supply is shown in Figure 3.



Figure 3. VRM 10.x Compliant CPU Power Supply

For detailed information on TPS40090 multiphase controller and design example request the TPS4009x datasheet (SLUS578) and the user's guide (SLUU026).





.com 16-Mar-2007

#### PACKAGING INFORMATION

| Orderable Device | Status <sup>(1)</sup> | Package<br>Type | Package<br>Drawing | Pins | Package<br>Qty | e Eco Plan <sup>(2)</sup> | Lead/Ball Finish | MSL Peak Temp <sup>(3)</sup> |
|------------------|-----------------------|-----------------|--------------------|------|----------------|---------------------------|------------------|------------------------------|
| TPS40120PW       | ACTIVE                | TSSOP           | PW                 | 14   | 90             | Green (RoHS & no Sb/Br)   | CU NIPDAU        | Level-1-260C-UNLIM           |
| TPS40120PWG4     | ACTIVE                | TSSOP           | PW                 | 14   | 90             | Green (RoHS & no Sb/Br)   | CU NIPDAU        | Level-1-260C-UNLIM           |
| TPS40120PWR      | ACTIVE                | TSSOP           | PW                 | 14   | 2000           | Green (RoHS & no Sb/Br)   | CU NIPDAU        | Level-1-260C-UNLIM           |
| TPS40120PWRG4    | ACTIVE                | TSSOP           | PW                 | 14   | 2000           | Green (RoHS & no Sb/Br)   | CU NIPDAU        | Level-1-260C-UNLIM           |

<sup>(1)</sup> The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

**NRND:** Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details.

**TBD:** The Pb-Free/Green conversion plan has not been defined.

**Pb-Free** (RoHS): TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes.

**Pb-Free (RoHS Exempt):** This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above.

Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material)

(3) MSL, Peak Temp. -- The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

# PACKAGE MATERIALS INFORMATION

www.ti.com 14-Jul-2012

### TAPE AND REEL INFORMATION

### **REEL DIMENSIONS**



### **TAPE DIMENSIONS**



| A0 | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
| В0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

### TAPE AND REEL INFORMATION

### \*All dimensions are nominal

| Device      | Package<br>Type | Package<br>Drawing |    |      | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|-------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| TPS40120PWR | TSSOP           | PW                 | 14 | 2000 | 330.0                    | 12.4                     | 6.9        | 5.6        | 1.6        | 8.0        | 12.0      | Q1               |

**PACKAGE MATERIALS INFORMATION** 

www.ti.com 14-Jul-2012



#### \*All dimensions are nominal

| Device      | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|-------------|--------------|-----------------|------|------|-------------|------------|-------------|
| TPS40120PWR | TSSOP        | PW              | 14   | 2000 | 367.0       | 367.0      | 35.0        |

PW (R-PDSO-G14)

## PLASTIC SMALL OUTLINE



NOTES:

- A. All linear dimensions are in millimeters. Dimensioning and tolerancing per ASME Y14.5M—1994.
- B. This drawing is subject to change without notice.
  - Sody length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0,15 each side.
- Body width does not include interlead flash. Interlead flash shall not exceed 0,25 each side.
- E. Falls within JEDEC MO-153



# PW (R-PDSO-G14)

# PLASTIC SMALL OUTLINE



NOTES:

- A. All linear dimensions are in millimeters.
- B. This drawing is subject to change without notice.
- C. Publication IPC-7351 is recommended for alternate designs.
- D. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC-7525 for other stencil recommendations.
- E. Customers should contact their board fabrication site for solder mask tolerances between and around signal pads.



#### IMPORTANT NOTICE

Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, enhancements, improvements and other changes to its semiconductor products and services per JESD46C and to discontinue any product or service per JESD48B. Buyers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All semiconductor products (also referred to herein as "components") are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment.

TI warrants performance of its components to the specifications applicable at the time of sale, in accordance with the warranty in TI's terms and conditions of sale of semiconductor products. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by applicable law, testing of all parameters of each component is not necessarily performed.

TI assumes no liability for applications assistance or the design of Buyers' products. Buyers are responsible for their products and applications using TI components. To minimize the risks associated with Buyers' products and applications, Buyers should provide adequate design and operating safeguards.

TI does not warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right relating to any combination, machine, or process in which TI components or services are used. Information published by TI regarding third-party products or services does not constitute a license to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

Reproduction of significant portions of TI information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. TI is not responsible or liable for such altered documentation. Information of third parties may be subject to additional restrictions.

Resale of TI components or services with statements different from or beyond the parameters stated by TI for that component or service voids all express and any implied warranties for the associated TI component or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

Buyer acknowledges and agrees that it is solely responsible for compliance with all legal, regulatory and safety-related requirements concerning its products, and any use of TI components in its applications, notwithstanding any applications-related information or support that may be provided by TI. Buyer represents and agrees that it has all the necessary expertise to create and implement safeguards which anticipate dangerous consequences of failures, monitor failures and their consequences, lessen the likelihood of failures that might cause harm and take appropriate remedial actions. Buyer will fully indemnify TI and its representatives against any damages arising out of the use of any TI components in safety-critical applications.

In some cases, TI components may be promoted specifically to facilitate safety-related applications. With such components, TI's goal is to help enable customers to design and create their own end-product solutions that meet applicable functional safety standards and requirements. Nonetheless, such components are subject to these terms.

No TI components are authorized for use in FDA Class III (or similar life-critical medical equipment) unless authorized officers of the parties have executed a special agreement specifically governing such use.

Only those TI components which TI has specifically designated as military grade or "enhanced plastic" are designed and intended for use in military/aerospace applications or environments. Buyer acknowledges and agrees that any military or aerospace use of TI components which have not been so designated is solely at the Buyer's risk, and that Buyer is solely responsible for compliance with all legal and regulatory requirements in connection with such use.

TI has specifically designated certain components which meet ISO/TS16949 requirements, mainly for automotive use. Components which have not been so designated are neither designed nor intended for automotive use; and TI will not be responsible for any failure of such components to meet such requirements.

www.ti.com/communications

www.ti.com/consumer-apps

www.ti.com/computers

www.ti.com/energy

www.ti.com/industrial

www.ti.com/medical

www.ti.com/security

| Products |                     | Applications  |
|----------|---------------------|---------------|
| Audia    | ununu ti com/ou dio | Automotivo on |

Wireless Connectivity

Audio Automotive and Transportation www.ti.com/automotive www.ti.com/audio **Amplifiers** amplifier.ti.com Communications and Telecom **Data Converters** dataconverter.ti.com Computers and Peripherals **DLP® Products** Consumer Electronics www.dlp.com DSP dsp.ti.com **Energy and Lighting** Clocks and Timers www.ti.com/clocks Industrial Interface interface.ti.com Medical Logic logic.ti.com Security Power Mgmt Space, Avionics and Defense power.ti.com

www.ti.com/wirelessconnectivity

www.ti.com/space-avionics-defense Microcontrollers microcontroller.ti.com Video and Imaging www.ti.com/video

www.ti-rfid.com

**OMAP Mobile Processors** www.ti.com/omap **TI E2E Community** e2e.ti.com