IN

S1<sub>A</sub> [

S2<sub>A</sub> 🛛 3

DA

S1<sub>B</sub> [] 5

S2<sub>B</sub> 🛛 6

2

D, DBQ, DGV, OR PW PACKAGE (TOP VIEW)

16

SCDS172A - JULY 2004 - REVISED DECEMBER 2004

V<sub>CC</sub>

15 🛛 EN

14 S1D

13 S2D

12 DDD

11 S1<sub>C</sub>

| • | Low Differential Gain and Phase                    |
|---|----------------------------------------------------|
|   | (D <sub>G</sub> = 0.2%, D <sub>P</sub> = 0.1° Typ) |
| • | Wide Bandwidth (B <sub>W</sub> = 500 MHz Typ)      |

- Low Crosstalk (X<sub>TALK</sub> = -80 dB Typ)
- Bidirectional Data Flow, With Near-Zero Propagation Delay
- Low and Flat ON-State Resistance (r<sub>on</sub> = 3 Ω Typ, r<sub>on(flat)</sub> = 1 Ω Typ)
- V<sub>CC</sub> Operating Range From 3 V to 3.6 V
- I<sub>off</sub> Supports Partial-Power-Down Mode Operation
- Data and Control Inputs Provide Undershoot Clamp Diode
- Latch-Up Performance Exceeds 100 mA Per JESD 78, Class II
- ESD Performance Tested Per JESD 22 – 2000-V Human-Body Model
  - (A114-B, Class II)
  - 1000-V Charged-Device Model (C101)
- Suitable for Both RGB and Composite Video Switching



#### description/ordering information

The TI video switch TS3V340 is a 4-bit 1-of-2 multiplexer/demultiplexer with a single

switch-enable  $(\overline{EN})$  input. When  $\overline{EN}$  is low, the switch is enabled, and the D port is connected to the S port. When  $\overline{EN}$  is high, the switch is disabled, and the high-impedance state exists between the D and S ports. The select (IN) input controls the data path of the multiplexer/demultiplexer.

Low differential gain and phase makes this switch ideal for composite and RGB video applications. The device has a wide bandwidth and low crosstalk, making it suitable for high-frequency applications as well.

| TA            | PACKAG            | PACKAGE <sup>†</sup> |             | TOP-SIDE<br>MARKING |  |  |  |  |
|---------------|-------------------|----------------------|-------------|---------------------|--|--|--|--|
|               | QFN – RGY         | Tape and reel        | TS3V340RGYR | TF340               |  |  |  |  |
|               |                   | Tube                 | TS3V340D    | 7001/040            |  |  |  |  |
|               | SOIC – D          | Tape and reel        | TS3V340DR   | TS3V340             |  |  |  |  |
| -40°C to 85°C | SSOP (QSOP) – DBQ | Tape and reel        | TS3V340DBQR | TF340               |  |  |  |  |
|               | TSSOP – PW        | Tube                 | TS3V340PW   | TF340               |  |  |  |  |
|               | 1330P - PW        | Tape and reel        | TS3V340PWR  | 1F340               |  |  |  |  |
|               | TVSOP – DGV       | Tape and reel        | TS3V340DGVR | TF340               |  |  |  |  |

#### **ORDERING INFORMATION**

<sup>†</sup> Package drawings, standard packing quantities, thermal data, symbolization, and PCB design guidelines are available at www.ti.com/sc/package.



Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.



SCDS172A - JULY 2004 - REVISED DECEMBER 2004

#### description/ordering information (continued)

This device is fully specified for partial-power-down applications using  $I_{off}$ . The  $I_{off}$  feature ensures that damaging current will not backflow through the device when it is powered down. This switch maintains isolation during power off.

To ensure the high-impedance state during power up or power down,  $\overline{EN}$  should be tied to V<sub>CC</sub> through a pullup resistor; the minimum value of the resistor is determined by the current-sinking capability of the driver.

|     | FUNCTION TABLE |              |                  |  |  |  |  |  |  |  |
|-----|----------------|--------------|------------------|--|--|--|--|--|--|--|
| INP | UTS            | INPUT/OUTPUT | FUNCTION         |  |  |  |  |  |  |  |
| EN  | IN             | D            | FUNCTION         |  |  |  |  |  |  |  |
| L   | L              | S1           | D port = S1 port |  |  |  |  |  |  |  |
| L   | Н              | S2           | D port = S2 port |  |  |  |  |  |  |  |
| Н   | Х              | Z            | Disconnect       |  |  |  |  |  |  |  |

#### **PIN DESCRIPTION**

| PIN NAME | DESCRIPTION         |
|----------|---------------------|
| S1, S2   | Analog video I/Os   |
| D        | Analog video I/Os   |
| IN       | Select input        |
| EN       | Switch-enable input |



#### PARAMETER DEFINITIONS

| PARAMETER         | DESCRIPTION                                                                                                                                                                                                                                                     |
|-------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| R <sub>ON</sub>   | Resistance between the D and S ports, with the switch in the ON state                                                                                                                                                                                           |
| I <sub>OZ</sub>   | Output leakage current measured at the D and S ports, with the switch in the OFF state                                                                                                                                                                          |
| IOS               | Short-circuit current measured at the I/O pins                                                                                                                                                                                                                  |
| VIN               | Voltage at IN                                                                                                                                                                                                                                                   |
| VEN               | Voltage at EN                                                                                                                                                                                                                                                   |
| C <sub>IN</sub>   | Capacitance at the control (EN, IN) inputs                                                                                                                                                                                                                      |
| COFF              | Capacitance at the analog I/O port when the switch is OFF                                                                                                                                                                                                       |
| CON               | Capacitance at the analog I/O port when the switch is ON                                                                                                                                                                                                        |
| VIH               | Minimum input voltage for logic high for the control (EN, IN) inputs                                                                                                                                                                                            |
| VIL               | Maximum input voltage for logic low for the control (EN, IN) inputs                                                                                                                                                                                             |
| VIK               | I/O and control (EN, IN) inputs diode clamp voltage                                                                                                                                                                                                             |
| VI                | Voltage applied to the D or S pins when D or S is the switch input                                                                                                                                                                                              |
| VO                | Voltage applied to the D or S pins when D or S is the switch output                                                                                                                                                                                             |
| Iн                | Input high leakage current of the control (EN, IN) inputs                                                                                                                                                                                                       |
| ١ <sub>١L</sub>   | Input low leakage current of the control (EN, IN) inputs                                                                                                                                                                                                        |
| lj                | Current into the D or S pins when D or S is the switch input                                                                                                                                                                                                    |
| IO                | Current into the D or S pins when D or S is the switch output                                                                                                                                                                                                   |
| l <sub>off</sub>  | Output leakage current measured at the D or S ports, with $V_{CC} = 0$                                                                                                                                                                                          |
| <sup>t</sup> pds  | Propagation delay measured between $S1_X$ and $S2_X$ under the specified conditions, measured from 50% of the digital input to 90% of the analog output                                                                                                         |
| BW                | Frequency response of the switch in the ON state, measured at –3 dB                                                                                                                                                                                             |
| X <sub>TALK</sub> | Unwanted signal coupled from channel to channel. Measured in –dB. X <sub>TALK</sub> = 20 log V <sub>O</sub> /V <sub>I</sub> . This is a nonadjacent crosstalk.                                                                                                  |
| O <sub>IRR</sub>  | OFF isolation is the resistance (measured in –dB) between the input and output with the switch OFF.                                                                                                                                                             |
| D <sub>G</sub>    | Magnitude variation between analog input and output pins when the switch is ON and the DC offset of composite video signal varies at the analog input pin. In NTSC standard, the frequency of the video signal is 3.58 MHz, and DC offset is from 0 to 0.714 V. |
| DP                | Phase variation between analog input and output pins when the switch is ON and the DC offset of composite video signal varies at the analog input pin. In NTSC standard, the frequency of the video signal is 3.58 MHz, and DC offset is from 0 to 0.714 V.     |
| ICC               | Static power-supply current                                                                                                                                                                                                                                     |
| ICCD              | Variation of $I_{CC}$ for a change in frequency in the control ( $\overline{EN}$ , IN) inputs                                                                                                                                                                   |
| ΔICC              | Increase in supply current for each control input that is at the specified voltage level, rather than V <sub>CC</sub> or GND                                                                                                                                    |



## functional diagram (positive logic)





SCDS172A - JULY 2004 - REVISED DECEMBER 2004

#### absolute maximum ratings over operating free-air temperature range (unless otherwise noted)<sup>†</sup>

| Supply voltage range, $V_{CC}$                                     |
|--------------------------------------------------------------------|
| Control input voltage range, $V_{IN}$ (see Notes 1 and 2)          |
| Switch I/O voltage range, $V_{I/O}$ (see Notes 1, 2, and 3)        |
| Control input clamp current, I <sub>IK</sub> (V <sub>IN</sub> < 0) |
| I/O port clamp current, $I_{I/OK}$ ( $V_{I/O}$ < 0)                |
| ON-state switch current, I <sub>I/O</sub> (see Note 4) ±128 mA     |
| Continuous current through V <sub>CC</sub> or GND terminals        |
| Package thermal impedance, θ <sub>JA</sub> (see Note 5): D package |
| (see Note 5): DBQ package                                          |
| (see Note 5): DGV package                                          |
| (see Note 5): PW package                                           |
| (see Note 6): RGY package                                          |
| Storage temperature range, T <sub>stg</sub>                        |

<sup>†</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

- NOTES: 1. All voltages are with respect to ground, unless otherwise specified.
  - 2. The input and output voltage ratings may be exceeded if the input and output clamp-current ratings are observed.
  - 3. VI and VO are used to denote specific conditions for VI/O.
  - 4. II and IO are used to denote specific conditions for II/O.
  - 5. The package thermal impedance is calculated in accordance with JESD 51-7.
  - 6. The package thermal impedance is calculated in accordance with JESD 51-5.

### recommended operating conditions (see Note 7)

|                |                                           | MIN | MAX | UNIT |
|----------------|-------------------------------------------|-----|-----|------|
| VCC            | Supply voltage                            | 3   | 3.6 | V    |
| VIH            | High-level control input voltage (EN, IN) | 2   | 5.5 | V    |
| VIL            | Low-level control input voltage (EN, IN)  | 0   | 0.8 | V    |
| VO             | Analog I/O voltage                        | 0   | 5.5 | V    |
| Т <sub>А</sub> | Operating free-air temperature            | -40 | 85  | °C   |

NOTE 7: All unused control inputs of the device must be held at V<sub>CC</sub> or GND to ensure proper device operation. Refer to the TI application report, Implications of Slow or Floating CMOS Inputs, literature number SCBA004.



#### electrical characteristics over recommended operating free-air temperature range, $V_{CC}$ = 3.3 V ± 0.3 V (unless otherwise noted)<sup>†</sup>

| PARAMETER         |        |                                           | TEST CONDIT                                                  | IONS                   |            | MIN | TYP‡ | MAX  | UNIT       |
|-------------------|--------|-------------------------------------------|--------------------------------------------------------------|------------------------|------------|-----|------|------|------------|
| VIK               | EN, IN | V <sub>CC</sub> = 3 V,                    | I <sub>IN</sub> = -18 mA                                     |                        |            |     |      | -1.8 | V          |
| IIН               | EN, IN | V <sub>CC</sub> = 3.6 V,                  | $V_{IN}$ and $V_{EN} = 5.5 V$                                |                        |            |     |      | ±1   | μΑ         |
| IIL               | EN, IN | V <sub>CC</sub> = 3.6 V,                  | V <sub>IN</sub> and V <sub>EN</sub> = GND                    |                        |            |     |      | ±1   | μA         |
| Ioz§              |        | V <sub>CC</sub> = 3.6 V,                  | $V_{O} = 0$ to 5.5 V,                                        | $V_{I} = 0,$           | Switch OFF |     |      | ±1   | μA         |
| los¶              |        | V <sub>CC</sub> = 3.6 V,                  | $V_{O} = 0.5 V_{CC},$                                        | $V_{I} = 0,$           | Switch ON  | 50  |      |      | mA         |
| loff              |        | $V_{CC} = 0,$                             | $V_{O} = 0$ to 5.5 V,                                        | $V_{\parallel} = 0$    |            |     |      | 1    | μA         |
| ICC               |        | V <sub>CC</sub> = 3.6 V,                  | $I_{I/O} = 0,$                                               | Switch ON or OFF       |            |     | 0.7  | 1.5  | mA         |
| ∆ICC              | EN, IN | V <sub>CC</sub> = 3.6 V,                  | One input at 3 V, Other inputs at V <sub>CC</sub> or GND     |                        |            |     | 30   | μΑ   |            |
| ICCD              |        | $V_{CC} = 3.6 V$ ,<br>D and S ports open, | V <sub>EN</sub> = GND,<br>V <sub>IN</sub> input switching 50 | 1% duty cycle          |            |     |      | 0.35 | mA/<br>MHz |
| CIN               | EN, IN | $V_{IN}$ or $V_{EN}$ = 5.5 V,             | 3.3 V or 0,                                                  | f = 1 MHz              |            |     | 2.5  | 3.5  | pF         |
| ~                 | D port |                                           | 6 4 1411-                                                    | Outpute en en          |            |     | 5.5  | 7    | - <b>F</b> |
| COFF              | S port | V <sub>I</sub> = 5.5 V, 3.3 V, or 0,      | f = 1 MHZ,                                                   | Outputs open,          | Switch OFF |     | 3.5  | 5    | pF         |
| CON               | -      | V <sub>I</sub> = 5.5 V, 3.3 V, or 0,      | f = 1 MHz,                                                   | Outputs open,          | Switch ON  |     | 10.5 | 14   | pF         |
| r <sub>on</sub> # |        | Vac - 2 V                                 | V <sub>I</sub> = 1 V,                                        | I <sub>O</sub> = 13 mA |            |     | 3    | 6    | Ω          |
|                   |        | V <sub>CC</sub> = 3 V                     | V <sub>I</sub> = 2 V,                                        | I <sub>O</sub> = 26 mA |            |     | 3    | 6    |            |
| ron(flat)         |        | V <sub>CC</sub> = 3.3 V,                  | $V_{I} = 0$ to $V_{CC}$ ,                                    | I <sub>O</sub> = 26 mA |            |     | 1    |      | Ω          |

<sup>†</sup>V<sub>I</sub>, V<sub>O</sub>, I<sub>I</sub>, and I<sub>O</sub> refer to I/O pins.

<sup>‡</sup> All typical values are at V<sub>CC</sub> = 3.3 V (unless otherwise noted), T<sub>A</sub> =  $25^{\circ}$ C.

 $\$  For I/O ports, the parameter  $I_{OZ}$  includes the input leakage current.

 $\P$  The I<sub>OS</sub> test is applicable to only one ON channel at a time. The duration of this test is less than 1 s.

<sup>#</sup> Measured by the voltage drop between the D and S terminals at the indicated current through the switch. ON-state resistance is determined by the lower of the voltages of the two (D or S) terminals.

Il ron(flat) is the difference of ron in a given channel at specified voltages.

#### switching characteristics over recommended operating free-air temperature range, $V_{CC}$ = 3.3 V ± 0.3 V, R<sub>L</sub> = 75 $\Omega$ , C<sub>L</sub> = 20 pF (unless otherwise noted) (see Figures 6 and 7)

| PARAMETER          | FROM<br>(INPUT) | TO<br>(OUTPUT) | MIN | ТҮР | МАХ | UNIT |
|--------------------|-----------------|----------------|-----|-----|-----|------|
| <sup>t</sup> pd(s) | IN              | D              |     | 2   | 5   | ns   |
| tON                | IN or EN        | S              |     | 4   | 7   | ns   |
| tOFF               | IN or EN        | S              |     | 2   | 7   | ns   |

#### dynamic characteristics over recommended operating free-air temperature range, $V_{CC}$ = 3.3 V ± 0.3 V (unless otherwise noted)

| PARAMETER        |             | TEST CONDITIONS |                         |              |  |     |     |
|------------------|-------------|-----------------|-------------------------|--------------|--|-----|-----|
| DG☆              | RL = 150 Ω, | f = 3.58 MHz,   | See Figure 7            |              |  | 0.2 | %   |
| DP☆              | RL = 150 Ω, | f = 3.58 MHz,   | See Figure 7            |              |  | 0.1 | 0   |
| BW               | RL = 150 Ω, | See Figure 8    |                         |              |  | 500 | MHz |
| XTALK            | RL = 150 Ω, | f = 10 MHz,     | R <sub>IN</sub> = 10 Ω, | See Figure 9 |  | -80 | dB  |
| O <sub>IRR</sub> | RL = 150 Ω, | f = 10 MHz,     | See Figure 10           |              |  | -60 | dB  |

<sup>‡</sup> All typical values are at V<sub>CC</sub> = 3.3 V (unless otherwise noted), T<sub>A</sub> = 25°C.

 $*D_{G}$  and  $D_{P}$  are expressed in absolute magnitude.



SCDS172A - JULY 2004 - REVISED DECEMBER 2004



Phase at -3-dB Frequency, -47 Deg

Figure 1. Gain/Phase vs Frequency



Figure 2. Differential Gain/Phase vs VBIAS





Figure 3. OFF Isolation vs Frequency



Figure 4. Crosstalk vs Frequency





Figure 5. Output Voltage/ON-State Resistance vs Input Voltage











NOTES: A. CL includes probe and jig capacitance.

- B. All input pulses are supplied by generators having the following characteristics: PRR  $\leq$  10 MHz, Z<sub>Q</sub> = 50  $\Omega$ , t<sub>f</sub>  $\leq$  2.5 ns, t<sub>f</sub>  $\leq$  2.5 ns.
- C. The outputs are measured one at a time, with one transition per measurement.

Figure 6. Test Circuit and Voltage Waveforms





### PARAMETER MEASUREMENT INFORMATION



**VOLTAGE WAVEFORMS** tON AND TOFF TIMES

- NOTES: A. CL includes probe and jig capacitance.
  - B. All input pulses are supplied by generators having the following characteristics: PRR  $\leq$  10 MHz, Z<sub>O</sub> = 50  $\Omega$ , t<sub>r</sub>  $\leq$  2.5 ns, t<sub>f</sub>  $\leq$  2.5 ns.
  - C. The outputs are measured one at a time, with one transition per measurement.

Figure 7. Test Circuit and Voltage Waveforms



SCDS172A - JULY 2004 - REVISED DECEMBER 2004

### PARAMETER MEASUREMENT INFORMATION



NOTE: For additional information on measurement method, refer to the TI application report, Measuring Differential Gain and Phase, literature number SLOA040.

#### Figure 8. Test Circuit for Differential Gain/Phase Measurement

Differential gain and phase is measured at the output of the ON channel. For example, when VIN = 0,  $V_{EN} = 0$ , and  $D_A$  is the input, the output is measured at S1<sub>A</sub>.

#### HP8753ES setup

Average = 20RBW = 300 Hz ST = 1.381 s P1 = -7 dBMCW frequency = 3.58 MHz

#### sawtooth waveform generator setup

 $V_{BIAS} = 0$  to 1 V Frequency = 0.905 Hz



#### PARAMETER MEASUREMENT INFORMATION





The frequency response is measured at the output of the ON channel. For example, when  $V_{IN} = 0$ ,  $V_{EN} = 0$ , and  $D_A$  is the input, the output is measured at S1<sub>A</sub>. All unused analog I/O ports are left open.

#### HP8753ES setup

Average = 4 RBW = 3 kHz  $V_{BIAS}$  = 0.35 V ST = 2 s P1 = 0 dBM



SCDS172A - JULY 2004 - REVISED DECEMBER 2004

#### PARAMETER MEASUREMENT INFORMATION



 $^{\dagger}$  A 50- $\!\Omega$  termination resistor is needed for the network analyzer.

#### Figure 10. Test Circuit for Crosstalk (XTALK)

The crosstalk is measured at the output of the nonadjacent ON channel. For example, when VIN = 0, V<sub>EN</sub> = 0, and D<sub>A</sub> is the input, the output is measured at S1<sub>B</sub>. All unused analog input (D) ports and output (S) ports are connected to GND through  $10-\Omega$  and  $50-\Omega$  pulldown resistors, respectively.

#### HP8753ES setup

Average = 4RBW = 3 kHz $V_{BIAS} = 0.35 V$ ST = 2 sP1 = 0 dBM



### PARAMETER MEASUREMENT INFORMATION



 $^{\dagger}$  A 50- $\!\Omega$  termination resistor is needed for the network analyzer.

#### Figure 11. Test Circuit for OFF Isolation (OIRR)

The OFF isolation is measured at the output of the OFF channel. For example, when  $V_{IN} = V_{CC}$ ,  $V_{EN} = 0$ , and  $D_A$  is the input, the output is measured at S1<sub>A</sub>. All unused analog input (D) ports are left open, and output (S) ports are connected to GND through 50- $\Omega$  pulldown resistors.

#### HP8753ES setup

Average = 4 RBW = 3 kHz  $V_{BIAS} = 0.35 V$ ST = 2 s P1 = 0 dBM



www.ti.com

Texas

NSTRUMENTS

#### **PACKAGING INFORMATION**

| Orderable Device | Status <sup>(1)</sup> | Package<br>Type | Package<br>Drawing | Pins | Package<br>Qty | e Eco Plan <sup>(2)</sup> | Lead/Ball Finish | MSL Peak Temp <sup>(3)</sup> |
|------------------|-----------------------|-----------------|--------------------|------|----------------|---------------------------|------------------|------------------------------|
| TS3V340D         | ACTIVE                | SOIC            | D                  | 16   | 40             | Green (RoHS & no Sb/Br)   | CU NIPDAU        | Level-1-260C-UNLIM           |
| TS3V340DBQR      | ACTIVE                | SSOP/<br>QSOP   | DBQ                | 16   | 2500           | Green (RoHS & no Sb/Br)   | CU NIPDAU        | Level-2-260C-1 YEAR          |
| TS3V340DBQRE4    | ACTIVE                | SSOP/<br>QSOP   | DBQ                | 16   | 2500           | Green (RoHS & no Sb/Br)   | CU NIPDAU        | Level-2-260C-1 YEAR          |
| TS3V340DBQRG4    | ACTIVE                | SSOP/<br>QSOP   | DBQ                | 16   | 2500           | Green (RoHS & no Sb/Br)   | CU NIPDAU        | Level-2-260C-1 YEAR          |
| TS3V340DE4       | ACTIVE                | SOIC            | D                  | 16   | 40             | Green (RoHS & no Sb/Br)   | CU NIPDAU        | Level-1-260C-UNLIM           |
| TS3V340DG4       | ACTIVE                | SOIC            | D                  | 16   | 40             | Green (RoHS & no Sb/Br)   | CU NIPDAU        | Level-1-260C-UNLIM           |
| TS3V340DGVR      | ACTIVE                | TVSOP           | DGV                | 16   | 2000           | Green (RoHS & no Sb/Br)   | CU NIPDAU        | Level-1-260C-UNLIM           |
| TS3V340DGVRE4    | ACTIVE                | TVSOP           | DGV                | 16   | 2000           | Green (RoHS & no Sb/Br)   | CU NIPDAU        | Level-1-260C-UNLIM           |
| TS3V340DGVRG4    | ACTIVE                | TVSOP           | DGV                | 16   | 2000           | Green (RoHS & no Sb/Br)   | CU NIPDAU        | Level-1-260C-UNLIM           |
| TS3V340DR        | ACTIVE                | SOIC            | D                  | 16   | 2500           | Green (RoHS & no Sb/Br)   | CU NIPDAU        | Level-1-260C-UNLIM           |
| TS3V340DRE4      | ACTIVE                | SOIC            | D                  | 16   | 2500           | Green (RoHS & no Sb/Br)   | CU NIPDAU        | Level-1-260C-UNLIM           |
| TS3V340DRG4      | ACTIVE                | SOIC            | D                  | 16   | 2500           | Green (RoHS & no Sb/Br)   | CU NIPDAU        | Level-1-260C-UNLIM           |
| TS3V340PW        | ACTIVE                | TSSOP           | PW                 | 16   | 90             | Green (RoHS & no Sb/Br)   | CU NIPDAU        | Level-1-260C-UNLIM           |
| TS3V340PWE4      | ACTIVE                | TSSOP           | PW                 | 16   | 90             | Green (RoHS & no Sb/Br)   | CU NIPDAU        | Level-1-260C-UNLIM           |
| TS3V340PWG4      | ACTIVE                | TSSOP           | PW                 | 16   | 90             | Green (RoHS & no Sb/Br)   | CU NIPDAU        | Level-1-260C-UNLIM           |
| TS3V340PWR       | ACTIVE                | TSSOP           | PW                 | 16   | 2000           | Green (RoHS & no Sb/Br)   | CU NIPDAU        | Level-1-260C-UNLIM           |
| TS3V340PWRE4     | ACTIVE                | TSSOP           | PW                 | 16   | 2000           | Green (RoHS & no Sb/Br)   | CU NIPDAU        | Level-1-260C-UNLIM           |
| TS3V340PWRG4     | ACTIVE                | TSSOP           | PW                 | 16   | 2000           | Green (RoHS & no Sb/Br)   | CU NIPDAU        | Level-1-260C-UNLIM           |
| TS3V340RGYR      | ACTIVE                | VQFN            | RGY                | 16   | 3000           | Green (RoHS & no Sb/Br)   | CU NIPDAU        | Level-2-260C-1 YEAR          |
| TS3V340RGYRG4    | ACTIVE                | VQFN            | RGY                | 16   | 3000           | Green (RoHS & no Sb/Br)   | CU NIPDAU        | Level-2-260C-1 YEAR          |

<sup>(1)</sup> The marketing status values are defined as follows: **ACTIVE:** Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

OBSOLETE: TI has discontinued the production of the device.

<sup>(2)</sup> Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details.



www.ti.com

TBD: The Pb-Free/Green conversion plan has not been defined.

**Pb-Free (RoHS):** TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes.

**Pb-Free (RoHS Exempt):** This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above.

Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material)

<sup>(3)</sup> MSL, Peak Temp. -- The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

**Important Information and Disclaimer:**The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

## PACKAGE MATERIALS INFORMATION

www.ti.com

#### TAPE AND REEL INFORMATION

#### REEL DIMENSIONS

Texas Instruments





TAPE AND REEL INFORMATION

#### TAPE DIMENSIONS



| A0 | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
| B0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

| All dimensions are nominal |                 |                    |    |      |                          |                          |            |            |            |            |           |                  |
|----------------------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| Device                     | Package<br>Type | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
| TS3V340DGVR                | TVSOP           | DGV                | 16 | 2000 | 330.0                    | 12.4                     | 6.8        | 4.0        | 1.6        | 8.0        | 12.0      | Q1               |
| TS3V340DR                  | SOIC            | D                  | 16 | 2500 | 330.0                    | 16.4                     | 6.5        | 10.3       | 2.1        | 8.0        | 16.0      | Q1               |
| TS3V340PWR                 | TSSOP           | PW                 | 16 | 2000 | 330.0                    | 12.4                     | 6.9        | 5.6        | 1.6        | 8.0        | 12.0      | Q1               |
| TS3V340RGYR                | VQFN            | RGY                | 16 | 3000 | 330.0                    | 12.4                     | 3.8        | 4.3        | 1.5        | 8.0        | 12.0      | Q1               |

TEXAS INSTRUMENTS

www.ti.com

## PACKAGE MATERIALS INFORMATION

14-Jul-2012



\*All dimensions are nominal

| Device      | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|-------------|--------------|-----------------|------|------|-------------|------------|-------------|
| TS3V340DGVR | TVSOP        | DGV             | 16   | 2000 | 367.0       | 367.0      | 35.0        |
| TS3V340DR   | SOIC         | D               | 16   | 2500 | 333.2       | 345.9      | 28.6        |
| TS3V340PWR  | TSSOP        | PW              | 16   | 2000 | 367.0       | 367.0      | 35.0        |
| TS3V340RGYR | VQFN         | RGY             | 16   | 3000 | 367.0       | 367.0      | 35.0        |

## **MECHANICAL DATA**

PLASTIC SMALL-OUTLINE

MPDS006C - FEBRUARY 1996 - REVISED AUGUST 2000

#### DGV (R-PDSO-G\*\*)

24 PINS SHOWN



NOTES: A. All linear dimensions are in millimeters.

B. This drawing is subject to change without notice.

- C. Body dimensions do not include mold flash or protrusion, not to exceed 0,15 per side.
- D. Falls within JEDEC: 24/48 Pins MO-153

14/16/20/56 Pins – MO-194



D (R-PDSO-G16)

PLASTIC SMALL OUTLINE



NOTES: A. All linear dimensions are in inches (millimeters).

- B. This drawing is subject to change without notice.
- Body length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.006 (0,15) each side.
- Body width does not include interlead flash. Interlead flash shall not exceed 0.017 (0,43) each side.
- E. Reference JEDEC MS-012 variation AC.



PW (R-PDSO-G16)

PLASTIC SMALL OUTLINE



NOTES:

A. All linear dimensions are in millimeters. Dimensioning and tolerancing per ASME Y14.5M-1994.  $\beta$ . This drawing is subject to change without notice.

Body length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0,15 each side.

Body width does not include interlead flash. Interlead flash shall not exceed 0,25 each side.

E. Falls within JEDEC MO-153





NOTES: A. All linear dimensions are in millimeters.

- B. This drawing is subject to change without notice.
- C. Publication IPC-7351 is recommended for alternate designs.
- D. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC-7525 for other stencil recommendations.
- E. Customers should contact their board fabrication site for solder mask tolerances between and around signal pads.



## **MECHANICAL DATA**



- D. The package thermal pad must be soldered to the board for thermal and mechanical performance.
- Ε. See the additional figure in the Product Data Sheet for details regarding the exposed thermal pad features and dimensions.
- Æ Pin 1 identifiers are located on both top and bottom of the package and within the zone indicated.
- The Pin 1 identifiers are either a molded, marked, or metal feature.
- G. Package complies to JEDEC MO-241 variation BA.



## RGY (R-PVQFN-N16)

## PLASTIC QUAD FLATPACK NO-LEAD

#### THERMAL INFORMATION

This package incorporates an exposed thermal pad that is designed to be attached directly to an external heatsink. The thermal pad must be soldered directly to the printed circuit board (PCB). After soldering, the PCB can be used as a heatsink. In addition, through the use of thermal vias, the thermal pad can be attached directly to the appropriate copper plane shown in the electrical schematic for the device, or alternatively, can be attached to a special heatsink structure designed into the PCB. This design optimizes the heat transfer from the integrated circuit (IC).

For information on the Quad Flatpack No-Lead (QFN) package and its advantages, refer to Application Report, QFN/SON PCB Attachment, Texas Instruments Literature No. SLUA271. This document is available at www.ti.com.

The exposed thermal pad dimensions for this package are shown in the following illustration.



#### NOTE: All linear dimensions are in millimeters





NOTES: A. All linear dimensions are in millimeters.

- B. This drawing is subject to change without notice.
- C. Publication IPC-7351 is recommended for alternate designs.

D. This package is designed to be soldered to a thermal pad on the board. Refer to Application Note, Quad Flat-Pack QFN/SON PCB Attachment, Texas Instruments Literature No. SLUA271, and also the Product Data Sheets for specific thermal information, via requirements, and recommended board layout. These documents are available at www.ti.com <a href="http://www.ti.com">http://www.ti.com</a>.

- E. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC 7525 for stencil design considerations.
- F. Customers should contact their board fabrication site for minimum solder mask web tolerances between signal pads.



DBQ (R-PDSO-G16)

PLASTIC SMALL-OUTLINE PACKAGE



NOTES: A. All linear dimensions are in inches (millimeters).

B. This drawing is subject to change without notice.

C. Body dimensions do not include mold flash or protrusion not to exceed 0.006 (0,15) per side.

D. Falls within JEDEC MO-137 variation AB.





NOTES:

- A. All linear dimensions are in millimeters.B. This drawing is subject to change without notice.
- C. Customers should place a note on the circuit board fabrication drawing not to alter the center solder mask defined pad.
- D. Publication IPC-7351 is recommended for alternate designs.
- E. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Example stencil design based on a 50% volumetric metal load solder paste. Refer to IPC-7525 for other stencil recommendations.



#### **IMPORTANT NOTICE**

Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, enhancements, improvements and other changes to its semiconductor products and services per JESD46C and to discontinue any product or service per JESD48B. Buyers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All semiconductor products (also referred to herein as "components") are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment.

TI warrants performance of its components to the specifications applicable at the time of sale, in accordance with the warranty in TI's terms and conditions of sale of semiconductor products. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by applicable law, testing of all parameters of each component is not necessarily performed.

TI assumes no liability for applications assistance or the design of Buyers' products. Buyers are responsible for their products and applications using TI components. To minimize the risks associated with Buyers' products and applications, Buyers should provide adequate design and operating safeguards.

TI does not warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right relating to any combination, machine, or process in which TI components or services are used. Information published by TI regarding third-party products or services does not constitute a license to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

Reproduction of significant portions of TI information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. TI is not responsible or liable for such altered documentation. Information of third parties may be subject to additional restrictions.

Resale of TI components or services with statements different from or beyond the parameters stated by TI for that component or service voids all express and any implied warranties for the associated TI component or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

Buyer acknowledges and agrees that it is solely responsible for compliance with all legal, regulatory and safety-related requirements concerning its products, and any use of TI components in its applications, notwithstanding any applications-related information or support that may be provided by TI. Buyer represents and agrees that it has all the necessary expertise to create and implement safeguards which anticipate dangerous consequences of failures, monitor failures and their consequences, lessen the likelihood of failures that might cause harm and take appropriate remedial actions. Buyer will fully indemnify TI and its representatives against any damages arising out of the use of any TI components in safety-critical applications.

In some cases, TI components may be promoted specifically to facilitate safety-related applications. With such components, TI's goal is to help enable customers to design and create their own end-product solutions that meet applicable functional safety standards and requirements. Nonetheless, such components are subject to these terms.

No TI components are authorized for use in FDA Class III (or similar life-critical medical equipment) unless authorized officers of the parties have executed a special agreement specifically governing such use.

Only those TI components which TI has specifically designated as military grade or "enhanced plastic" are designed and intended for use in military/aerospace applications or environments. Buyer acknowledges and agrees that any military or aerospace use of TI components which have *not* been so designated is solely at the Buyer's risk, and that Buyer is solely responsible for compliance with all legal and regulatory requirements in connection with such use.

TI has specifically designated certain components which meet ISO/TS16949 requirements, mainly for automotive use. Components which have not been so designated are neither designed nor intended for automotive use; and TI will not be responsible for any failure of such components to meet such requirements.

| Products               |                                 | Applications                  |                                   |
|------------------------|---------------------------------|-------------------------------|-----------------------------------|
| Audio                  | www.ti.com/audio                | Automotive and Transportation | www.ti.com/automotive             |
| Amplifiers             | amplifier.ti.com                | Communications and Telecom    | www.ti.com/communications         |
| Data Converters        | dataconverter.ti.com            | Computers and Peripherals     | www.ti.com/computers              |
| DLP® Products          | www.dlp.com                     | Consumer Electronics          | www.ti.com/consumer-apps          |
| DSP                    | dsp.ti.com                      | Energy and Lighting           | www.ti.com/energy                 |
| Clocks and Timers      | www.ti.com/clocks               | Industrial                    | www.ti.com/industrial             |
| Interface              | interface.ti.com                | Medical                       | www.ti.com/medical                |
| Logic                  | logic.ti.com                    | Security                      | www.ti.com/security               |
| Power Mgmt             | power.ti.com                    | Space, Avionics and Defense   | www.ti.com/space-avionics-defense |
| Microcontrollers       | microcontroller.ti.com          | Video and Imaging             | www.ti.com/video                  |
| RFID                   | www.ti-rfid.com                 |                               |                                   |
| OMAP Mobile Processors | www.ti.com/omap                 | TI E2E Community              | e2e.ti.com                        |
| Wireless Connectivity  | www.ti.com/wirelessconnectivity |                               |                                   |

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2012, Texas Instruments Incorporated